A Novel Thirteen-Level Inverter Using a Single DC Source

Youssef Ounejjar¹, Lahcen Bejjit²

Assistant Professor, Dept. of Electrical Engineering, EST, Moulay Ismail University of Meknès, Morocco¹
Full Professor, Dept. of Electrical Engineering, EST, Moulay Ismail University of Meknès, Morocco²

ABSTRACT: A novel thirteen-level inverter is proposed in this paper. It is based on the PUC inverter; however, whereas the latter makes uses of separate DC sources, the proposed inverter is constituted of two series-connected capacitors. This offers the benefit of combining advantages of NPC and PUC inverters. It, also, allows the possibility of generating thirteen voltage levels while using a single DC source. The proposed inverter has, hence, a reduced impact on loads systems resulting on a good energetic efficiency while using an optimized count of switches and passive components. A hysteresis control technique is designed to draw a nearly sinusoidal load current and voltage which allows avoiding use of expensive and bulky filters. The whole system was performed in Matlab Simulink environment. The proposed system was verified through simulation.

KEYWORDS: Multilevel Inverter, PUC topology, Harmonics, Hysteresis Control

I. INTRODUCTION

Classical two level inverters produce a huge amount of harmonics which results on a high waveforms distortion. The latter can harm loads once bulky and expensive filters are not used. Hence, in this kind of technology, inverters are considered as polluting converters which requires additional hardware to operate in an unpolluted environment.

Multilevel inverters have been proposed to palliate this drawback. By the advent of the nonpolluting technology, three level converters were proposed. Their total harmonics distortion was limited; however, the use of filters is still required albeit their sizes are becoming smaller.

Researches have been focused into developing converters which have the ability to synthesize waveforms with large number of voltage levels [1-6]. This allows improving harmonics spectrum in order to fulfill standards without additional investment. It allows, by the same, to attain high voltages by reducing the semiconductors stress. The power conversion is then performed with high energetic efficiency.

The multilevel Packed U Cells (PUC) topology was first proposed in [4]. It can be classified as a mid-point between the flying capacitor [5] and the cascaded H-bridge inverters topologies [6]. Moreover, it makes use of small power devices count while generating large voltage levels.

The 7-Level PUC [7-10] converter makes use of six power devices and two separated DC sources. Once two power switches and one separated DC source are added, the PUC topology generates, then, fifteen voltage levels. The proposed converter generates, however, thirteen but it offer the advantage of a DC-bus based on series-connected sources. The hysteresis control technique has proven to be suitable solution for all the applications of current controlled voltage source inverters where performance requirements are more demanding, such as active filters, drives and high-performance ac power conditioners.

The proposed converter associated to the hysteresis control technique allows drawing a nearly sinusoidal current with a smooth voltage waveform. The reduced harmonics distortion results on a high energetic efficiency of the power inverter. Dynamics of the proposed system were verified through simulation performed in Matlab Simulink environment.
The proposed inverter has several configurations in which eight power switches are used. Figure 1.a presents a configuration in which three DC sources are used, whereas, the configuration of figure 1.b makes use of two DC sources and two capacitors. On the other side, in figure 1.c, two DC sources are required (c) two DC sources and one capacitor required (d) one DC source and three capacitors required. The very competitive configuration is depicted in figure 1.d.

The possible operating states are shown in figure 2. One can remarks the two redundant states, 7 and 7’, which represents the zero voltage. The operation sequence of the proposed inverter describes the thirteen attainable voltages. Let E1 and E2 be equal to 150V, whereas, E3 is equal to 100V. Therefore, the DC bus is equal to 300V. The AC load is thereby fed by thirteen levels whose values are presents in table 1.

**Table 1. Switching table of the proposed inverter**

<table>
<thead>
<tr>
<th>State</th>
<th>DC sources combination</th>
<th>Load voltage value (V)</th>
<th>Switches pulses</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>E1+E2</td>
<td>300</td>
<td>T1 1, T2 0, T3 0, T4 0, T5 1, T6 1, T7 0, T8 0</td>
</tr>
<tr>
<td>2</td>
<td>E2+E3</td>
<td>250</td>
<td>T1 1, T2 0, T3 0, T4 0, T5 1, T6 1, T7 0, T8 0</td>
</tr>
<tr>
<td>3</td>
<td>E1+E2+E3</td>
<td>200</td>
<td>T1 1, T2 0, T3 0, T4 1, T5 1, T6 0, T7 0, T8 0</td>
</tr>
<tr>
<td>4</td>
<td>E2</td>
<td>150</td>
<td>T1 1, T2 1, T3 0, T4 0, T5 0, T6 1, T7 0, T8 1</td>
</tr>
<tr>
<td>5</td>
<td>E3</td>
<td>100</td>
<td>T1 1, T2 0, T3 1, T4 0, T5 0, T6 1, T7 0, T8 0</td>
</tr>
<tr>
<td>6</td>
<td>E2+E3</td>
<td>50</td>
<td>T1 0, T2 0, T3 0, T4 0, T5 1, T6 1, T7 0, T8 0</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
<td>10</td>
<td>T1 0, T2 0, T3 1, T4 1, T5 1, T6 0, T7 0, T8 0</td>
</tr>
<tr>
<td>8</td>
<td>E3-E1</td>
<td>-50</td>
<td>T1 0, T2 0, T3 0, T4 1, T5 1, T6 0, T7 0, T8 0</td>
</tr>
<tr>
<td>9</td>
<td>-E3</td>
<td>-100</td>
<td>T1 0, T2 0, T3 1, T4 1, T5 1, T6 0, T7 0, T8 0</td>
</tr>
<tr>
<td>10</td>
<td>-E1</td>
<td>-150</td>
<td>T1 0, T2 0, T3 1, T4 1, T5 1, T6 0, T7 0, T8 0</td>
</tr>
<tr>
<td>11</td>
<td>E3-E1+E2</td>
<td>-200</td>
<td>T1 0, T2 0, T3 0, T4 1, T5 1, T6 0, T7 0, T8 0</td>
</tr>
<tr>
<td>12</td>
<td>-E1+E3</td>
<td>-250</td>
<td>T1 0, T2 0, T3 1, T4 1, T5 0, T6 0, T7 0, T8 0</td>
</tr>
<tr>
<td>13</td>
<td>-E1-E2</td>
<td>-300</td>
<td>T1 0, T2 0, T3 1, T4 1, T5 0, T6 0, T7 0, T8 0</td>
</tr>
</tbody>
</table>
Figure 2. One cycle operating states of the proposed inverter
III. CONTROL STRATEGY OF THE PROPOSED INVERTER

The study will be limited to inverter of figure 1.d. This is due to the fact that this inverter is very optimized. It uses only a single DC source while generating thirteen voltage levels. The current load has to be maintained into twelve bands. The higher the number of bands, the more the load current will be sinusoidal. The actual value of load current is compared to its set-point in order to apply the appropriate voltage among the thirteen possible ones. In fact, the higher the error, the higher the applied voltage, and vice-versa. This procedure allows the load current to quickly pursue its set-point. The gate pulses of the power devices is subsequently given by the switching table depicted in table 1.

Figure 3 illustrates the proposed control technique. In this figure, « h » refers to the hysteresis band, whereas, « Δi » refers to the difference between actual load current and its reference. The « x » axis is subdivided into twelve bands while « y » axis is constituted of thirteen states. The control technique operates in two quadrants; the first applies positive output voltage, however, a negative voltage is applied in the second.

The AC load voltage reference can be generated by the following equation:

\[ V_{an} = k_p \tilde{i}_L + k_i \int \tilde{i}_L \, dt \]  

Where: \( \tilde{i}_L = i_{L'} - i_L \), \( i_L \) is the load current set-point.

The capacitor voltage is regulated using a PI controller such that:

\[ i_{L'} = (k_p \tilde{v}_1 + k_i \int \tilde{v}_1 \, dt) + (k_p \tilde{v}_2 + k_i \int \tilde{v}_2 \, dt) + (k_p \tilde{v}_3 + k_i \int \tilde{v}_3 \, dt) \]  

Where: \( \tilde{v}_1 = v_{c1} - v_{c1} \), \( \tilde{v}_2 = v_{c2} - v_{c2} \), \( \tilde{v}_3 = v_{c3} - v_{c3} \), \( v_{c1} \), \( v_{c2} \) and \( v_{c3} \) are the capacitors voltages references.
In order to generate thirteen levels across the load, the voltage set-point of capacitor C3 must be equal to the third of the DC bus voltage reference. However, the voltages of capacitors C1 and C2 has to be controlled to the half of the DC bus voltage. The DC bus is constituted from capacitors C1 and C2, whereas, C3 is considered as an auxiliary DC bus. As seen in the latter section, the thirteen voltage levels are therefore obtained using table 1. The proposed control technique is based on the twelve band hysteresis approach. Therefore, once actual load current is lower that its reference, a positive voltage is applied across the load. This leads to the rapprochement of the actual value and its set-point. Thereafter, the positive voltages (sector I in figure 3) are applied when the current error (Δi) is negative. Contrariwise, the negative voltages (sector II) are applied once the current error is positive.

IV. RESULT AND DISCUSSION

The simulation parameters are given in table 2.

Table 2. Simulation parameters

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Load resistance</td>
<td>10Ω</td>
</tr>
<tr>
<td>Load inductance</td>
<td>10mH</td>
</tr>
<tr>
<td>Capacitors value</td>
<td>2000μF</td>
</tr>
<tr>
<td>Hysteresis band value</td>
<td>0.15</td>
</tr>
</tbody>
</table>

Figure 4. Capacitors voltages evolution

The DC bus voltage is chosen to be 300V so that the references of the different capacitors are set to 150V, for C1 and C2, and 100V for C3. Figure 4 illustrates that the voltages of the principal and auxiliary DC buses are well controlled.
around their set-point. Figure 5 shows the load voltage waveform. This staircase voltage allows drawing a perfect load current which is depicted in figure 6.

The harmonics contents are very reduced which means that load current is perfectly sinusoidal as depicted in figure 7. The total harmonics distortion is around 0.45% as shown in figure 7. A loop effect is given to illustrate the harmonics contents.

The switching frequency is sporadic, which is the main characteristic of any hysteresis controller. However, it can be limited at low frequencies by acting on the hysteresis band. These waveforms are obtained without using any filters which results on a high energetic efficiency.

![Figure 5. Load voltage waveform](image)

![Figure 6. Load current waveform](image)
A novel thirteen level inverter is proposed in this paper. Associated to the proposed control technique, it allows a nearly sinusoidal current with a smooth voltage waveform while using a single DC source. With such waveforms, which are obtained without using any filters, the power conversion is performed with high energetic efficiency. Dynamics of the proposed system were verified by simulation results.

REFERENCES


