A Review of Analytical Modelling Of Thermal Noise in MOSFET

Seemadevi B. Patil, Kureshi Abdul Kadir
AP, Jayawantrao Sawant College of Engineering, Pune, Maharashtra, India
Principal, Vishwabharati Academy’s College of Engineering, Ahmednagar, Maharashtra, India

Abstract: This paper presents the review of the thermal noise in CMOS devices. The various methods discussed takes into account the modelling of the CMOS devices for the thermal noise. The paper discusses the resistor model, gradual channel approximation, induced gate thermal noise, noise contribution by Rs and Rd. These models can be used for long channel and short channel device modelling by taking into account all of the above models. The thermal noise behaviour of MOSFET with decreasing channel length can be understood.

Keywords: thermal noise, excess noise, scaling, CMOS, GCA

I. INTRODUCTION

For continuous downscaling of CMOS devices for RF applications accurate modelling of CMOS becomes an important aspect to optimize the circuit performance and development time required. However, while working at high frequencies and high speed circuits the thermal noise becomes a critical issue preventing these circuits from their designed performance.

MOSFETs behave basically as voltage-controlled resistors. Therefore, thermal noise is present in MOSFETs, which is the result of random potential fluctuations in the channel. These fluctuations in the channel lead to one source of thermal noise, which is the drain current noise. In addition, fluctuations are introduced through the oxide capacitance of the gate terminal, into the gate and cause a gate noise current known as induced gate thermal noise. The drain current noise and the gate noise are correlated because they both are agitated by the thermal noise sources in the channel. Since noise characteristics are one of the main concerns in the LNA design, it is very important for circuit designers to be able to predict and calculate the noise of MOS devices with reasonable accuracy and also to recognize the noise dependence on the geometry and biasing conditions of the device.

II. NOISE MODELS FOR THERMAL NOISE

The fundamental assumption for most analytical and semi analytical MOSFET thermal noise models is gradual channel approximation (GCA). For the ideal two-terminal MOS device as shown in figure 1 the channel potential is a gradually changing function of position along the channel from the drain to the source, which varies very little along the channel over a distance of the order of the gate oxide insulator thickness.

Fig1 Gradual channel approximation
The GCA is valid for long channel MOSFET where the aspect ratio between the gate length and the vertical distance of space charge region from the gate electrode is large. Under assumption of this model some of the noise models were developed. The model given by Klaassen and Prins[1] based on the relationship between channel current and local channel conductivity of the MOSFET is widely used to calculate the conductivity of the long channel MOSFET the drain current $I_d$ is expressed as

$$I_d = g(V(x)) \frac{dV(x)}{dx}$$  \hspace{1cm} (1)

where $V(x)$ is the channel potential at $x$ and $dV(x)/dx$ is dc voltage difference in the electron quasi-Fermi level in the inversion layer and hole quasi-Fermi level in the substrate at position at $x$ and $g$ the local channel conductivity. For a simple long channel MOSFET the

$$g(V(x)) = \mu C_{ox} W (V_{od} - V(x))$$  \hspace{1cm} (2)

where $V_{od}$ is the overdrive voltage and it equals $V_{gs}$ - $V_{th}$. $V(x)$ is the channel potential at 0, $W$ is the width of the MOSFET, $\mu$ is the mobility, and $C_{ox}$ is the oxide capacitance per unit area. Assuming a differential segment $\Delta x$ of the channel, a small noise voltage contribution $V(x)$ across the segment $\Delta x$ is observed, which is added to the dc voltage $V(x)$. This voltage can cause noise in the drain current, which leads to a change in the dc current through the MOSFET.

The power spectral density of thermal noise of a long-channel MOSFET is

$$S_{id} = \frac{4kT}{L^{2}I_d} \int_{0}^{V_{ds}} g_{c}^2(V) \cdot dV$$  \hspace{1cm} (3)

One more model that takes into account the electron effects that is given by Albert van der Ziel[4] in his model by substituting the lattice temperature with carrier temperature $T_{e}(x)$ and modified the above model as given below

$$S_{id} = \frac{4kT}{L^{2}I_d} \int_{0}^{V_{ds}} \frac{T_{e}(x)}{T} g_{c}^2(V) \cdot dV$$  \hspace{1cm} (4)

When $T_{e}(x)$ is known then $S_{id}$ can be easily calculated.

In addition, an MOSFET can be described as an RC network at high frequencies, with the oxide capacitance of the gate terminal and the resistance due to the channel itself. The fluctuations in the channel are introduced to the gate and cause a gate noise current which is shown in figure 2 also known as induced gate thermal noise.

The induced gate noise can be expressed as

$$s_{ig} = 4kT \beta g_{g}$$  \hspace{1cm} (6)

Where $\beta$ is independent of substrate conductivity and its value is 4/3 in saturation region for long channel MOSFET the conductance has the form of $g_{g}$.
The intrinsic gate capacitance of the transistor $C_{gs} = \frac{2}{3}C_{ox}WL$ where $C_{ox}$ is oxide capacitance per unit area.

Another frequently used equation for the channel thermal noise is given by

$$S_{id} = 4kT \mu (\frac{Q_{inv}}{L^2})$$

(8)

Where $\mu$ is the carrier mobility and $Q_{inv}$ is the total inversion layer charge one of the model that includes the effect of channel length modulation in which the noise power spectral density is given by [8]

$$S_{id} = \frac{4kT}{i_{elec}^2} \int g_{id}^2(V) . dV$$

(9)

Where $L_{elec}$ is the electrical channel length of a MOSFET the parameter $L_{elec}$ is defined as $L_{elec} = L_{eff} - \Delta L$ where $\Delta L$ is the length of velocity saturated channel.

In sub-100-nm technologies, however, microscopic excess noise starts to play a significant role and its incorporation in thermal noise models is unavoidable. It could be expected that they would increase sharply when entering the sub-100-nm regime, where channel length scales down much more rapidly than supply voltage, resulting in large lateral electric fields. Indeed, larger deviations from pure thermal noise have been experimentally observed in sub-100-nm channels.

The various effects that need to be accounted for the short channel length are given as below

A. Velocity Saturation

The electron transport in MOSFET is affected by the velocity saturation effect and is proportional to $\alpha$ power of applied power of applied gate voltage. Thus the saturation current is affected by the velocity saturation effect and could be described by using the $\alpha$ power-law MOSFET model [6]

B. Channel Length modulation

The effect of CLM enters equation (4) only through $L^2 I_{ds}$ in the prefactor. Because $I_{ds}$ is roughly proportional to $1/L$, the effect of CLM on $S_{id}$ is very similar to its effect on $I_{ds}$. Because CLM has no impact on the value of $g_{ds0}$, the effect of CLM in saturation is that $\gamma$ is somewhat increased beyond its long-channel value $2/3$. [3]
C. **GATE resistance**

A gate resistance $R_g$ generates a noise voltage $S_v = 4k_B T R_g$ which transfers to the drain current via transconductance $g_m$, adding contribution

$$\Delta S_{id} = 4k_B T R_g g_m^2$$  \hspace{1cm} (10)

to the drain current noise.

D. **Substrate Resistance**

The contribution to the drain current noise is given by

$$\Delta S_{id} = 4k_B T g_m R_b g_m^2$$  \hspace{1cm} (11)

Where $R_b$ is the substrate resistance and $g_m = dI/dV_b$. $R_b$ gives rise to induced substrate noise. The effect of substrate resistance is on the drain current noise is small provided that the MOSFET is designed with low substrate resistance [3].

![Fig 4: Noise contribution by $R_s$ and $R_d$][3]

The impact of source and drain resistance on noise is less but may be very significant. A straightforward small-signal analysis of the circuit shown in Fig. 4 gives that

$$S_{id}^{ext} = \alpha^2 [S_{id} + 4k_B T g_m^2 R_d + (g_m + g_{ds})^2 R_s]$$  \hspace{1cm} (12)

Where

$$\alpha = \frac{1}{1 + (g_{ds} + g_m) R_s + g_{ds} R_d}$$

It is expected that a correction is required in the presence of large (lateral) electric fields. Such fields occur in advanced CMOS technologies, where the channel length is scaled down faster than the supply voltage (as typically happens for 100-nm technologies and beyond). Therefore, a model is needed that captures the onset of nonequilibrium transport and its effect on thermal noise. This noise which is called as excess noise [9] should also be taken into consideration. The results obtained with the above model without taking into consideration the effect of excess noise are as shown in the figure.
III. CONCLUSION

Here the various models which take into consideration modelling of thermal noise for the long channel devices are discussed. Also thermal noise modelling of short-channel devices can be established by taking consideration of short channel effects including velocity saturation and channel-length modulation. The importance of accounting for all intrinsic and parasitic noise sources in the MOS device can be emphasized. The inclusion of microscopic excess noise in noise models is also studied. The various discussed models can be implemented in circuit simulators for RF circuit design and can be very helpful in predicting circuit noise performance.

REFERENCES