ABSTRACT— In this paper, a new surface potential model for dual material junctionless surrounding (DMJLSG) MOSFET is developed. As scaling of devices has become nanometer size, controlling the source/drain channel is a tedious process. Formation of junction leads to several challenges on doping concentration and thermal budget. In order to overcome this issues junctionless multigate MOSFET is introduced. Junctionless is a device that have similar structure like conventional MOSFET but it is normally a ON device with a homogeneous doping polarity and a uniform doping concentration across the channel, source and drain. Surrounding gate MOSFET has been regarded as one of the promising device due to its finer gate controllability around the channel. Junctionless surrounding gate is a very simple device to design as it eliminates junction implantation and annealing. In this paper, surface potential of dual material junctionless surrounding gate MOSFET is developed using Parabolic approximation method and its performance is analysed.

KEYWORDS—JLDMSG (Junctionless dual material surrounding gate)MOSFET, DIBL, Short channel effects(SCE).

I. INTRODUCTION

MOSFET is a transistor used for amplifying and switching electronic signals. MOS device are used in ICs with high level of integration for reducing the current consumption. According to MOORE’s law the number of transistor on integrated circuits doubles approximately every two years. This motivates IC fabrication with MOSFET devices.

Scaling of devices can be defined as reducing feature size that leads to better and faster performance and more gate per chip. Scaling of devices aims at increasing packing density, chip functionality, device current and speed of the machine. Nowadays IC scaling has reached nanometer size but still there arises the main problem that was faced during micro scale size which is defined as short channel effect. Short channel effect arises when control of the channel region by the gate is affected by the electric field lines propagating between source and drain. Some of the short channel effect are Drain induced barrier lowering(DIBL) that happens when drain voltage is increased further at shorter channel length, the depletion region and body grows in size and extends to the gate and thus the potential barrier in the channel reduces, this causes changes in the threshold voltage. To overcome this, the electron gains a kinetic energy, but because of this excess energy the electron can enter the oxide region and makes oxide charging due to which the switching characteristics of the device get degraded.

Multigate MOSFET refers to a MOSFET which incorporates more than one gate into a single device. In multigate device, the channel is surrounded by several gates on multiple surface [2]. It thus provides a better electrical control over the channel, allowing more efficient suppression of “off-state” leakage current. Multiple gates also allow enhanced current in the “on-state”, also known as drive current. Multigate transistor also provide a better analog performance due to a higher intrinsic gain and lower channel length modulation [3].

As Multigate devices gave a route to the device miniaturization, it has made scaling of devices to reach aggressive performance. At this
nanometer size, it becomes very hard to control the sharp source/drain junction from the device fabrication point of view. These challenges were overcome by the new evolved generation termed as junctionless devices. Junctionless is a device that have similar structure like conventional MOSFET but it is normally a ON device with homogeneous doping polarity across the source, drain and channel [4]. Junctionless Surrounding gate MOSFET provides a good performance as the gate material surrounds the channel at all the region. Junctionless is also treated as a device with high current drive since major carriers do not form a barrier to carrier scattering as in junction based devices [5]. Junctionless devices added low budget as it eliminates annealing and ion implantation in the fabrication process [6].

Junctionless is similar to conventional MOSFET but it has a difference in its operation. Classical MOSFET is considered as the OFF device whereas Junctionless is considered as the ON device. In the subthreshold region, the highly doped channel is fully depleted, and hence it can hold a large electric field[7]. By increasing gate voltage, electric field in the channel reduces until a neutral region is created in the centre of the channel. At this point, it is possible to define the threshold voltage, because bulk current starts to flow through the centre of the channel [8]. Then by further increasing the gate voltage, the depletion width reduces until a completely neutral channel is created. This occurs when the gate voltage equals the flat band voltage. At the onset of this condition, the bulk current reaches its maximum value. Thereafter, by increasing the gate voltage further, negative charges accumulate on the surfaces of the channel [9]. These charges result in a surface current, which is similar to the current in a standard n-type conventional MOSFET.

Junctionless dual material surrounding gate MOSFET has been proposed and its surface potential is modelled by using parabolic approximation method. This surface potential is compared with the central potential of the (JLDMSG) MOSFET. A cross sectional view of the Junctionless dual material surrounding gate (JLDMSG) MOSFET is shown in Fig 1.

![Cross sectional view of junctionless dual material surrounding gate MOSFET (JLDMSG)](image)

In the gate structure the channel region has been divided into two parts. The length of the two metals $M_1$ and $M_2$ are $L_1$ and $L_2$ respectively. A cylindrical coordinate system is employed with the radial direction represented as $r$ and a horizontal direction as $z$. The symmetry of the structure ensures that the potential has no variation with the angular in plane of the radial direction. Hence, a 2-D analysis is sufficient.

### II. MODEL DERIVATION

The surface potential distribution in the silicon can be derived by solving 2D poisson's equation. The potential distribution across the two channel is defined as,

$$ \frac{1}{r} \frac{\partial}{\partial r} \left( r \frac{\partial \phi(r, z)}{\partial r} \right) + \frac{\partial^2 \phi(r, z)}{\partial z^2} = -\frac{q n_d}{\varepsilon_r} \quad i=1,2 $$

(1)

$n_d$ is the channel doping density, it is assumed to be uniform for simplicity. Parabolic approach is used to define the potential across the surface and the solution is given as,

$$ \phi_i(r, z) = c_i^1(z) + c_i^2(z) r + c_i^3(z) r^2 \quad i=1,2 $$

(2)

The total length of the gate is given as $L_1+L_2$. The metal $M_1$ lies at the region $0 \leq z \leq L_1, 0 \leq r \leq R$ and the metal $M_2$ lies at the region $0 \leq z \leq L_1 + L_2, 0 \leq r \leq R$. The boundary condition used to find the solutions are,

1. Electric flux between the silicon body and surrounding gate oxide must be continuous,

$$ \frac{\partial \phi(r, z)}{\partial r} \bigg|_{r=R} = 0 = 0 \quad i=1,2 $$

(3)

2. Electric field at $r=0$ must be zero due to the symmetry of the channel potential along the r-direction,

$$ \frac{\partial \phi(r, z)}{\partial r} \bigg|_{r=0} = 0 \quad i=1,2 $$

(4)

Thus the potential distribution is given as,

$$ \phi_i(r, z) = c_{ni}^1 \left[ v_{fs} - v_{fb} - \phi_{ni}^0 \right] r^2 + c_{ni} \frac{v_{fs} - v_{fb} - \phi_{ni}^0}{\varepsilon_{ni}} \quad i=1,2 $$

(5)

Where $v_{fb}$ is the flat band voltage, $\varepsilon_{ni}$ is the permittivity of the silicon $t_{ox}$ is the thickness of the silicon and $c_{ni}$ is the capacitance of oxide per unit area. The flat band voltage is given as,

$$ v_{fb} = \phi_{ni}^0 - \phi_{ni} $$

(6)

Where $\phi_{ni}^0$ is the work function of the metal surface $M_1$ and $M_2$. $\phi_{ni}$ is the work function of the silicon and it is given as,

$$ \phi_{ni} = \frac{E_{ni} - \phi_f}{2q} $$

(7)

Where
Analytical Modeling of Surface Potential in Dual Material Junctionless Surrounding Gate MOSFETs

\[ \phi_f = \frac{kT}{q} \ln \left( \frac{n_d}{n_i} \right) \]

is the bulk potential, \( E_g \) is the silicon band gap and \( n_i \) is the intrinsic concentration. It is assumed that the central potential and the surface potential must satisfy the following condition,

\[ \phi_i^j(z) = \phi_i^i(z) + \frac{c_{ai}t_{ni} (v_{gs} - v_{ph}) - \phi_i^j)_{-\phi_i^j}}{4\epsilon_{ai}} \quad i=1,2 \quad (8) \]

By substituting equation (5) and (8) in (1) and by eliminating central potential, the differential equation for the surface potential can be expressed as,

\[ \frac{\partial^2 \phi_i^j(z)}{\partial z^2} - \lambda^2 \phi_i^j(z) = \phi_{bi} \quad i=1,2 \quad (9) \]

Where

\[ \lambda^2 = \frac{4c_{ai}}{\epsilon_{ai}} \text{is the scaling factor and} \]

\[ \phi_{bi} = \frac{4q_{as} \epsilon_{ai} t_{ni} - 4c_{as} (v_{gs} - v_{ph}) \epsilon_{ai}}{4\epsilon_{ai}^2 t_{ni} + \epsilon_{ai}^2 t_{ni} c_{as} - 4\epsilon_{ai} c_{as}} \quad i=1,2 \quad (10) \]

The general solution of the ordinary differential equation in eq.(9) can be expressed as,

\[ \phi_i^j(z) = a_i e^{\lambda z} + b_i e^{-\lambda z} - \phi_{bi} \lambda^2 \quad i=1,2 \quad (11) \]

\[ a_1 = \frac{2\lambda^2 v_{bi} + 2\lambda^2 v_{ds} - \phi_{bi} \lambda^2 + \phi_{s1} e^{\lambda z} + 2\phi_{s2} - 2\lambda^2 b_i e^{-\lambda(L_1 + L_2)}}{2\lambda^2 e^{\lambda(L_1 + L_2)}} \quad (16) \]

\[ b_1 = v_{bi} + \frac{\phi_{s1}}{\lambda^2} - a_1 \quad (17) \]

\[ a_2 = \frac{v_{bi} \lambda^2 + v_{ds} \lambda^2 + \phi_{s2} - \lambda^2 b_i e^{-\lambda(L_1 + L_2)}}{\lambda^2 e^{\lambda(L_1 + L_2)}} \]

\[ 2\phi_{s1} e^{\lambda(L_1 + L_2)} - 2\phi_{s1} e^{\lambda(L_1 + L_2)} + 4\lambda^3 v_{bi} e^{\lambda z} + 4\lambda \phi_{s1} e^{\lambda z} - 4\lambda^3 v_{ds} e^{-\lambda z} - 4\lambda^3 v_{ds} e^{-\lambda z} \]

\[ b_2 = \frac{+2\lambda \phi_{s2} - 2\lambda \phi_{s1} - 4\lambda \phi_{s2} \lambda e^{-\lambda z}}{4\lambda^3 e^{-\lambda z} 2 \sinh \lambda(L_1 + L_2)} \quad (19) \]

III. RESULT AND DISCUSSION

The analytical modeling of surface potential in junctionless dual material surrounding gate MOSFET is plotted for various parameter and it is compared with the central potential of the JLDMSG MOSFET[11]. The surface potential is defined as the electrostatic potential energy of surface confined charges between source and drain. Central potential is examined by considering a threshold at the middle of the channel region. Thus the surface potential plot is compared with the central potential and analysed its performance. The surface potential of a Junctionless dual material surrounding gate MOSFET is shown in Fig.2.

From Fig.2 It is clear that surface potential of JLDMSG MOSFET increases as the channel length increases. In this modelling, the length of the first metal \( L_1 \) is 30nm and the length of the second metal \( L_2 \) is 30nm. Thus the surface potential response has a step up at 30nm and then it gradually increases as the channel length increases. This infers that the SCE is reduced and the gate material at the drain side acts like a screening gate.

Where \( a_i \) and \( b_i \) are coefficients that are determined by the following boundary conditions [10].

1) Surface potential at the interface of the two dissimilar metals is continuous

\[ \phi_i^1(z, L_1) = \phi_i^2(z, L_2) \quad (12) \]

2) Electric flux between two dissimilar metals is continuous

\[ \frac{\partial \phi_i^1(z, L_1)}{\partial z} = \frac{\partial \phi_i^2(z, L_2)}{\partial z} \quad L = L_1 \quad (13) \]

3) The potential at the source end is

\[ \phi_i^1(z = 0) = v_{bi} \quad (14) \]

4) The potential at the drain end is

\[ \phi_i^2(z, L_1 + L_2) = v_{bi} + v_{ds} \quad (15) \]

With these boundary condition \( a_i \) and \( b_i \) are obtained as,
Analytical Modeling of Surface Potential in Dual Material Junctionless Surrounding Gate MOSFETs

In this graph the total length of the channel is considered as 40nm. The potential changes are observed at every 10nm. Hence the proposed method shows better performance than the existing method.

IV. CONCLUSION

The Junctionless dual material Surrounding Gate (JLDMSG) MOSFETs show higher performance compared to Junction MOSFETs. The result compares the surface potential of the proposed method with the central potential method of the JLDMSG MOSFET. It is clear from the graph that surface potential of the proposed method is higher than the central potential method. It proves that there is a reduction in SCEs and DIBL and it is more advantageous than other devices especially Junction based devices.

REFERENCES

