Designing of MIPS R2000 Processor on spartan3E

Sanghita Deb(1), Supriya Sarkar(2), G. Dilip(3), Tejaswini R. Choudri(4)

M. Tech Student, Dept. of ECE, RKDF Institute of science and technology, Bhopal, India(2).
M. Tech, Dept. of ECE, Jayamukhi institute of technology and science, Warangal, India(3).
Assistant Professor, Dept. ECE, RKDF Institute Of Science And Technology, Bhopal, India(4).

ABSTRACT: In this paper, we analyze the Processor designed in this project was based on the MIPS R2000. The Objective of the design is to run all Instructions in One cycle. It uses the separate Harvard architecture, it increase the speed of processor. Previews RISK MIPS pipeline design consists 3stage pipeline design, but MIPS R2000 consists 5stage design. MIPS R2000 modules are implemented by pipeline and simulated successfully on Xilinx ise.

Keywords: XILINX ise, R2000, 5stage pipeline architecture, risk.

I. INTRODUCTION

One of the primary goals of computer architects is to design computers that are more cost-effective than their processors. Cost-effectiveness includes the cost of hardware to manufacture the machine, the cost of programming, and costs incurred related to the architecture in debugging both the initial hardware and subsequent programs. If we review the history of computer families we find that the most common architectural change is the trend toward ever more complex machines. Presumably this additional complexity has a positive trade-off with regard to the cost-effectiveness of newer models. This paper will argue that the next generation of VLSI computers may be more effectively implemented as RISC's than CISC's. Early in the project a study on the existing RISC implementations was conducted. It was found that all RISC implementations are based on the same “commandments”.

II. IMPLEMENTATION OF MIPS R2000

The Processor designed in this project was based on the MIPS R2000. The Objective of the design is to run all Instructions in One cycle. Most of the MIPS instructions are supported except multiply, division and floating point instructions. This design is based on Harvard architecture which uses separate memory unit for both instructions and data. The Harvard architecture will increase the speed of the processor. The design has 5-stage pipelining. All instructions are single cycle executable. It has 32-bit general-purpose registers. In the below figure R2000 includes the major blocks like CPU, Memory, Floating point unit (FPU) and coprocessor (traps and memory). The main component of the arithmetic unit is ALU which performs arithmetic operations like add, subtraction, logical operations like and/or. Multiplication and division operations are not considered for architecture simplicity. The floating point unit is the coprocessor to the CPU, which perform the floating-point operations. It contains special purpose registers like cause, EPC (exception program counter), status and bad virtual address. This RISC system satisfies the following properties are Single-cycle execution of all (over 80 percent) instructions, single-word standard length of all instructions, small number of instructions, not to exceed about 128, Small number of instruction formats, not to exceed about 4, small number of addressing modes, not to exceed about 4, memory accesses by load and store instructions only and all operations, except load and store, are register-to-register, within the CPU.
Fig. 1. Block Diagram of MIPS R2000
III. RESULTS

Implementation is done using XILINX 11.1. RTL schematic shown in Fig.3 and Simulation snap is shown in Fig.2.
In this paper, MIPS R2000 architecture is design using HDL language, this Harvard architecture is very faster than the other architectures. It is verified by using of XILINX ISE tool, all the simulations, RTL schematics are shown on part.3.

REFERENCES

[8] [8] www.carlstedt.se/hyldo/datorarkitektur/tidsgare

BIOGRAPHY

Sanghita Deb was born in India, Tripura. she is a B.E. student of Dr Babasaheb Ambedkar Marathwada University, Aurangabad, Maharashtra.

Supriya Sarkar was born in India, Tripura. He received the B.E degree from SRTMU, Nanded, Maharashtra, India, in 2006, he has six year teaching experience, presently pursuing his M.Tech from RGPV, Bhopal, India. His research interests include VLSI and embedded systems.

Dilip G was born in A.P, India. He received his M .tech from JNTU, Hyderabad. Presently he is working as a VLSI design engineer.

Tejaswini R. Choudri, Assistant Professor, Department of Electronics and communication Engineering, RKDF Institute of Science & Technology, Bhopal, M.P, India.