

(An ISO 3297: 2007 Certified Organization)

# Vol. 3, Issue 10, October 2014

# Application of Single Electron Threshold Logic based Device: - A case study

# N. Basanta Singh

Associate Professor, Department of ECE, Manipur Institute of Technology, Imphal, Manipur, India

**ABSTRACT**: The very high density of integration and ultra-low power consumption characteristics has given the Single electron devices promising capabilities to replace CMOS transistors in some applications. There are also alternative logic design styles, such as threshold logic, that may be more suitable and also more powerful for novel technologies such as single electron technology. In this paper, we investigate single electron threshold logic gate implementation of some logic circuits, in which the Boolean logic values are encoded as absence or presence of one electron. We present a control unit for a chemical process. Computer based realization of the control unit is performed using SIMON simulation tool. The performance of the simulated model is studied with some sample data and found satisfactory thereby establishing the feasibility of using single electron threshold logic based devices for high future high density low power VLSI/ULSI circuits.

**KEYWORDS:** Coulomb blockade, Single electron tunnelling, Threshold logic gate, Tunnel junction.

## **I.INTRODUCTION**

Single electronics have attracted much attention because of their very low power consumption and ultra small size [1]. The ever-decreasing size and the corresponding increase in the density of transistors facilitated improvements in semiconductor based designs. The MOS technology will presumably be continued for some more years by the well-known scaling of structure geometry [2]. There have been reports suggesting that the MOS transistor cannot shrunk beyond certain limits [3]. Single Electronics is a possible successor technology with greater scaling potential. The Single Electron Tunneling (SET) technology is the most promising future technology to meet the required increase in density, performance and decrease in power dissipation [4, 5]. The main device of the SET circuits is the tunnel junction through which individual electrons can move in a controlled manner [5]. The operation of the tunnel junction is based on the Coulomb blockade [6]; the tunneling of an electron into an ultra small conductive island is inhibited by the charging energy. There are many reports on SET transistors using metals, GaAs, and Si [7]. Single-electron memories using metals and Si have also been widely investigated [7]. Any function can be computed using a network of conventional Boolean gates such as AND, OR, NAND and NOR logic gates. However, there are alternative logic design styles, such as threshold gate based logic, that may be more suitable for novel technologies such as single electron tunnelling technology. Threshold gates are fundamentally more powerful than the conventional Boolean gates.

In this paper, we first briefly discuss the basic physics of single electron devices. Some single electron device based threshold logic gates like OR, AND and Buffer/NOT are described. A control unit for a chemical process is described, designed and implemented with Single electron device based threshold logic gates. Analysis of the proposed control unit and results are also discussed.

## **II.THE BASIC PHYSICS**

The basic component of single electronics is the tunnel junction. A tunnel junction can be considered as two conductors separated by a thin layer of insulating material as shown in Fig. 1. A tunnel junction can be thought of as a leaky capacitor [8] which is characterised by a capacitance  $C_j$  and a resistance  $R_j$ , each of which depends on the physical size of the tunnel junction and the thickness of the insulator. The transport of electron through a tunnel junction is called tunneling.



(An ISO 3297: 2007 Certified Organization)

### Vol. 3, Issue 10, October 2014



Fig. 1 Schematic representation of tunnel junction

Electrons are considered to tunnel through a tunnel junction one after another [8, 9]. Even only one electron tunnelling may produce a potential e/C across the tunnel junction (where C is total capacitance and  $e = 1.602 \times 10^{-19}$  C). The threshold voltage which is the voltage needed across the tunnel junction for an electron to tunnel through the junction is called the critical voltage  $(V_c)$  and is given by [8]:

$$V_c = \frac{e}{2(C_e + C_j)} \tag{1}$$

In (1),  $C_i$  is the junction capacitance and  $C_e$  is the equivalent capacitance for remainder circuit as viewed from the tunnel junction's perspective. Tunnel event will occur across the tunnel junction if and only if the voltage Vj across the tunnel junction is greater than or equal to  $V_c$  i.e  $|V_i| \ge V_c$ , otherwise the tunnel event cannot occur. The circuit will be in stable state if  $|V_i| < V_c$ .

#### A **Threshold Logic Gate**

Threshold logic gates (TLG) are devices which can compute any linearly separable Boolean functions given by [8].

$$Y = \operatorname{sgn}\{F(X)\} = \begin{cases} 0 & \text{if } F(X) < 0\\ 1 & \text{if } F(X) \ge 0 \end{cases}$$

$$(2)$$

and

$$F(X) = \sum_{i=1}^{n} w_i x_i - \psi$$
(3)

Where  $\psi$  is a threshold value,  $x_i$  is the i<sup>th</sup> input and  $w_i$  is the corresponding integer weight. If the weighted sum of inputs  $\sum_{i=1}^{n} w_i x_i$  is greater than or equal to  $\psi$ , the gate produces logic 1 at the output; otherwise output will be logic 0.





(An ISO 3297: 2007 Certified Organization)

## Vol. 3, Issue 10, October 2014

The TLG gate symbol and structure of *n* input TLG are depicted in Figs 2(a) and 2(b). The input voltages  $V^p$  weighted by their input capacitances  $C^p$  are added to  $V_j$  and the input voltages  $V^n$  weighted by their input capacitances  $C^n$  are subtracted from  $V_j$ . The critical voltage  $V_c$  of the tunnel junction which can be adjusted by the bias voltage  $V_b$  weighted by  $C_b$  acts as the threshold value. The function F(X) for the circuit is given by

$$F(X) = C_{\Sigma}^{n} \sum_{k=1}^{r} C_{K}^{P} V_{K}^{P} - C_{\Sigma}^{P} \sum_{l=1}^{S} C_{l}^{n} V_{l}^{n} - \psi$$
(4)

$$\psi = \frac{1}{2} \left( C_{\Sigma}^{p} + C_{\Sigma}^{n} \right) e - C_{\Sigma}^{n} C_{b} V_{b}$$
<sup>(5)</sup>

Where  $C_{\Sigma}^{P} = C_{b} + \sum_{K=1}^{r} C_{K}^{p}$  and  $C_{\Sigma}^{n} = C_{o} + \sum_{l=1}^{n} C_{l}^{n}$ . The generic threshold gate describe here can be used to implement any logic function. To prevent loading effect as well as to maintain correct voltage levels, SET buffer/inverting are connected at the output of the TLG (10). The circuit of such buffer/inverter is shown in Fig. 3.



Fig. 3 SET Buffer/Inverter circuit

### **III. DESIGN OF THE PROCESS CONTROLLER**

A block diagram of a process controller which is taken from Ref. 10 is shown in figure 4 for convenience of discussion. Temperature and pressure are the input variables. The output variables are the signals to the heater, valve and alarm.



Fig. 4 Block diagram of Process Controller

The control is exercised by switching on or off a heater and by opening or closing a valve. The control rules are given below [10]:

- 1. If temperature and pressure are in the normal range, switch off the heater and close the valve.
- 2. If the temperature is normal, switch off the heater. Open the valve if the pressure is above normal and close it if it is below normal.



(An ISO 3297: 2007 Certified Organization)

# Vol. 3, Issue 10, October 2014

- 3. If the pressure is normal, close the valve. Turn on the heater if the temperature is below normal and turn it off if the temperature is above normal.
- 4. If the pressure is above normal and the temperature is below normal open the valve and turn off the heater.
- 5. If the temperature is above normal and the pressure is below normal, turn off the heater and close the valve.
- 6. If both temperature and pressure are above or below normal, ring an alarm and shut down the plant.

The temperature and pressure variables are coded as shown in table 1 and the output variables are coded as shown in table 2.

| Table 1: | Temperature | and Pressure | Variables |
|----------|-------------|--------------|-----------|
|----------|-------------|--------------|-----------|

| Temperature |   | Pressure     |   |   |              |
|-------------|---|--------------|---|---|--------------|
| А           | В | Condition    | С | D | Condition    |
| 0           | 0 | Normal range | 0 | 0 | Normal range |
| 0           | 1 | Below normal | 0 | 1 | Below normal |
| 1           | 0 | Above normal | 1 | 0 | Above normal |
| 1           | 1 | Impossible   | 1 | 1 | Impossible   |

### Table 2: Output variables

| Signal | to Heater | Signa | al to valve | Signa | l to Alarm |
|--------|-----------|-------|-------------|-------|------------|
| Н      | Remarks   | V     | Remarks     | R     | Remarks    |
| 0      | Turn off  | 0     | Close valve | 0     | Off        |
| 1      | Turn On   | 1     | Open valve  | 1     | on         |

The truth table for the controller to be designed is shown in Table 3.

| Table 5. Truth Table of the Controller |   |        |   |        |        |        |
|----------------------------------------|---|--------|---|--------|--------|--------|
| Input                                  |   | Output |   |        |        |        |
| А                                      | В | С      | D | Η      | V      | R      |
| 0                                      | 0 | 0      | 0 | 0      | 0      | 0      |
| 0                                      | 0 | 0      | 1 | 0      | 0      | 0      |
| 0                                      | 0 | 1      | 0 | 0      | 1      | 0      |
| 0                                      | 0 | 1      | 1 | $\phi$ | $\phi$ | $\phi$ |
| 0                                      | 1 | 0      | 0 | 1      | 0      | 0      |
| 0                                      | 1 | 0      | 1 | $\phi$ | $\phi$ | 1      |
| 0                                      | 1 | 1      | 0 | 0      | 1      | 0      |
| 0                                      | 1 | 1      | 1 | $\phi$ | $\phi$ | $\phi$ |
| 1                                      | 0 | 0      | 0 | 0      | 0      | 0      |
| 1                                      | 0 | 0      | 1 | 0      | 0      | 0      |
| 1                                      | 0 | 1      | 0 | $\phi$ | $\phi$ | 1      |
| 1                                      | 0 | 1      | 1 | $\phi$ | $\phi$ | $\phi$ |
| 1                                      | 1 | 0      | 0 | $\phi$ | $\phi$ | $\phi$ |
| 1                                      | 1 | 0      | 1 | $\phi$ | $\phi$ | $\phi$ |
| 1                                      | 1 | 1      | 0 | $\phi$ | $\phi$ | $\phi$ |

 Table 3: Truth Table of the Controller

The logic expressions for implementation of the control unit are  $H = B.\overline{C}$ , V = C and R = A.C + B.D, The design is done following conventional digital system design scheme which can be found in Ref. 10 and hence not detailed here. Here, we are interested in the single-electron threshold logic based implementation of the controller. The logic circuit of the process controller is shown in Fig 5.



(An ISO 3297: 2007 Certified Organization)

Vol. 3, Issue 10, October 2014



Fig. 5 Logic Circuit of the Process Controller

### IV.DESIGN OF SET BASED THRESHOLD LOGIC GATES

The threshold equations for 2-input AND and 2-input OR gates can be written as

| $Y = AND(a,b) = sgn\{a+b-2\}$ | (6) |
|-------------------------------|-----|
| $Y = OR(a,b) = sgn\{a+b-1\}$  | (7) |

There may be variations in circuit parameters in any circuit. To maximize robustness for such variations in parameter values, the threshold value  $\psi = I$  (i being an integer) is replaced by the average of the interval (i.e  $\psi = i-1/2$ ) [8] and (6) and (7) are written as

$$Y = AND(a,b) = sgn{a+b-1.5}$$
(8)  

$$Y = OR(a,b) = sgn{a+b-0.5}$$
(9)

Both 2-input AND and 2-input OR gates have the same LTG structure but they will have different circuit parameter values. The structure of 2-input AND/OR gate is shown below.



Fig. 5. Structure of 2-input AND/OR Gate

When a buffer is connected, we need to reverse the positively and negatively weighted inputs in the logic function accordingly. The structure of buffered 2-input AND/OR gate is shown in Fig. 6.



(An ISO 3297: 2007 Certified Organization)

Vol. 3, Issue 10, October 2014



Fig.6 Structure of buffered 2-input AND/OR Gate

The threshold equation of the buffered gates can be written as

| $Y = AND(a,b) = sgn\{-a-b+1.5\}$ | (10) |
|----------------------------------|------|
| $Y = OR(a,b) = sgn\{-a-b+0.5\}$  | (11) |

Assuming logic '0'=0 V, logic'1'=16mV,  $Rj=10^5$  ohm and Cj=0.1aF, the values of the circuit parameter are designed for 2-input AND gate from equations (4), (5) and (10) and for the OR gate from equations (4), (5) and (11), respectively. The values are given in Table II. For the buffer/inverter, circuit parameters values are taken from Ref. 7.

| Table 4: Parameter values of LTG gates |                                                                                                            |  |
|----------------------------------------|------------------------------------------------------------------------------------------------------------|--|
| GATE                                   | PARAMETER VALUES                                                                                           |  |
| <b>BUFFER/INVERTER</b>                 | $V_s = 16mV$ , Cg=0.5aF, C <sub>1</sub> = C <sub>4</sub> = 0.1aF, C <sub>2</sub> = C <sub>3</sub> = 0.5aF, |  |
|                                        | $V_s$ = 16mV , Cg=0.5aF, $C_1$ = $C_4$ = 0.1aF, $C_2$ = $C_3$ = 0.5aF, Cb=4.25aF, $C_1$ = 9aF, Rj=10^5 ohm |  |
| AND                                    | $C_b=13.2 \text{ aF}, C_o=8 \text{ aF}, C_1^n=C_2^n=0.5 \text{ aF}, V_b=16\text{mV}, R_j=10^5$             |  |
|                                        | ohm, Cj=0.1aF                                                                                              |  |
| OR                                     | $C_b=11.7 \text{ aF}, C_o=8 \text{ aF}, C_1^n=C_2^n=0.5 \text{ aF}, V_b=16\text{mV}, Rj=10^5$              |  |
|                                        | ohm, Cj=0.1aF                                                                                              |  |

# V. RESULT AND DISCUSSION

The proposed process control unit is verified by simulation using SIMON [11]. The complete circuit of Single Electron TLG based Process control circuit is given in Fig. 7.



(An ISO 3297: 2007 Certified Organization)

# Vol. 3, Issue 10, October 2014



Fig. 7.Single Electron TLG based Process control circuit

Fig. 8 shows the results of the simulation. In the simulation, A, B, C and D are the input variables; H, V and R the output variables. The results obtained from the simulation are found to be satisfactory



10.15662/ijareeie.2014.0310027 www.ijareeie.com



(An ISO 3297: 2007 Certified Organization)

# Vol. 3, Issue 10, October 2014



Fig. 8 Input and output waveforms

### **VI.CONCLUSION**

The design and simulation of control unit of a process controller using Single Electron Threshold Logic Gate is presented. The complete circuit to implement the control unit has been designed and verified by simulation with SIMON. The performance of the control unit is found to be satisfactory thereby establishing the feasibility of future much faster VLSI/ULSI circuits using SET-based TLGs.

### REFERENCES

[1] K. Likharev,"Single-Electron Devices and Their Application," Proc. IEEE, vol.87, no. 4, pp. 606-632, 1999.



(An ISO 3297: 2007 Certified Organization)

### Vol. 3, Issue 10, October 2014

- [2] W. R Fahrner,"Nanotechnology and nanoelectronics-Materials, Devices, Measurement Techniques," Springer Indian Reprint, 2006.
- [3] Y.Tau, D.A.Buchanan, W.Chen, D.Frank, K.Ismail, S.Lo, G.Sai-Halasz, R.Viswanathan, H.Wann, S.Wind, and H.Wong, "CMOS Scaling into the Nanometer Regime," Proceeding of the IEEE, vol.85, pp. 486-504, 1997.
- [4] "Technology Roadmap for Nano-electronics," http://www.cordis.lu/esprit
   [5] S. Cotofana, C. Lageweg, and S. Vassilidis, "Addition Related Arithmetic Operations via Controlled Transport of Charge," IEEE Trans. On Computers, vol. 54, no.3, 2005.
- [6] D. V. Averin, and K. Likharev, "Coulomb blockade of tunneling, and coherent oscillations in small tunnel junctions," J. Using equations 5 and 6, tLow Temp. Phys. 62, 345-372,1986.
- [7] C. Lageweg, S. Cotofana, and S. Vassilidis, "Single Electron Encoded Latches and Flip-Flops," IEEE Trans. On Nanotechnology, vol. 3, no.2 2004.
- [8] Jialin Mi; Chunhong Chen; "Finite state machine implementation with single- electron tunneling technology" IEEE Computer Society annual symposium on Emerging VLSI Technologies and Architectures, 2006.
- [9] C.Lageweg and S.Cotofana and S.Vassiliadis,"Achieving Fanout Capabilities in Single Electron Encoded Logic Networks," 6th International Conference on Solid-State and IC Technology (ICSICT), October 2001.
- [10] V. Rajaraman and T. Radhakrishnan, "Digital Logic and Computer Organization," Prentice-Hall of India, New Delhi, pp.78-81, 2006.
- [11] Christoph Wasshuber, "Single-Electronics How It Works. How It's Used. How It's Simulated," IEEE Proceedings of the International Symposium on Quality Electronic Design (ISQED.02), pp. 502-507, 2002.