

(An ISO 3297: 2007 Certified Organization)

Vol. 2, Issue 11, November 2014

# Design of Low Power Low Voltage DCVS Logic Based Comparator

K.Mathumathi<sup>1</sup>, P.D.Hemapriya<sup>2</sup>

PG Scholar [VLSI], Dept. of ECE, Muthayammal Engineering College, Namakkal, Tamilnadu, India<sup>1</sup>

Assistant Professor, Dept. of ECE, Muthayammal Engineering College, Namakkal, Tamilnadu, India<sup>2</sup>.

**ABSTRACT:** In this paper comparator designed based on the DCVS (Differential Cascode Voltage Switch) logic. The comparator is a circuit that compares an analog signal with another analog signal or reference and outputs a binary signal based on comparison. There are many logic styles used to design the comparator but here using DCVS logic. The DCVS logic has been the most widely used structure to design CMOS circuits and it produce both polarities of output. The overall performance of the comparator is based on power consumption and speed. Compared to CMOS this logic reduces the delay time and power dissipation of the comparator. In this paper to form the DCVS logic more number of switching transistors are added. Compared with the double tail comparator in the proposed comparator both the power consumption and delay time are significantly reduced.

KEYWORDS: DCVS logic, Low Power, Delay

### I. INTRODUCTION

Comparator plays an important role in high speed analog to digital converters. A comparator is a device, which compares two analog signal or voltages and produce the digital output based on the comparison. Comparators are also called as 1-bit analog to digital converter, for that reason they are mostly used in large quantity in A/D converter. A clocked comparator generally consists of two stages. In that first stage is to interface the input signals. The second (regenerative) stage consists of two cross coupled inverters, where each input is connected to the output of the other. In the double tail comparator power consumption is quite high due to delay. It can be reduced by adding switching transistors and using DCVS logic design. The proposed comparator based on DCVS logic. Here by using two pull down networks the power consumption going to reduce. It has many advantages compared to the CMOS logic. It has reduced circuit delay and increased speed of action and reduces layout density and power dissipation .The DCVS logic has extended logic flexibility. The speed of the comparator is justified based on the delay time. In many low power applications comparator speed, power dissipation, offset voltage, supply voltage, power efficiency and number of transistors are more important. By using DCVS logic to design the comparator, power dissipation and delay time is reduced. It is a static logic which consumes no dynamic power. It uses latch to compute the output quickly. It uses a latch structure in the pullup side which eliminates static power consumption and provides true and complement outputs.

### **II. RELATED WORKS**

In [2] author presents successive approximation analog to digital converter designed based on supply boosting technique to reduce the power and voltage of the circuits. In[3] authors reduce voltage of the mixed signal circuits by using supply boosting technique(SBT) and it can be used if very low power analog signal processing operations are performed on continuous or discrete time signals. In[4] author used body driving technique to reduce the power and voltage of mixed signal design. In[5] author introduce sub-1v modulator with 1-bit quantiser with rail to rail input range. In[6] authors used bandwidth modulation technique to design clocked comparator for increasing the speed of the circuit. In[7] comparator designed by using 0.12  $\mu$ m CMOS technology and operating with 1.5v at 6GHz. In[8] comparator designed by using 65nm CMOS technology with modified latch to reduce supply voltage.



(An ISO 3297: 2007 Certified Organization)

#### Vol. 2, Issue 11, November 2014

#### **III. EXISTING DESIGN**

#### A. Conventional Dynamic Comparator:

This comparator widely used in A/D converters, relaxation oscillator, and null detector with high input impedance, rail-to-rail output swing and no static power consumption. These comparators are clocked and they produce output after the transition of the clock. The value of the input to a clocked comparator is only of concern in a short time interval around the clock transition. The modes of operation depend on the clock input given. CLK=0 is called reset phase and CLK = Vdd is called as evaluation phase. When CLK = 0, nMOS transistor is off and pMOS transistor is on. When CLK = Vdd, nMOS is on and pMOS transistor is off. The speed of this comparators is very high and the power dissipation of this comparators can be very low. The comparators using clock signals are called dynamic Comparators. Regenerative feedback is often used in dynamic comparators and also in non-clocked comparators.



Fig.1 Conventional Dynamic Comparator

The operation of the comparator is explained below. During the reset phase when CLK = 0 the Mtail is in off, reset transistors (M7– M8) pull both output nodes Outn and Outp to VDD to define a start condition and to have a valid logical level during reset. After when CLK = VDD, transistors M7 and M8 are off, and Mtail is on. Output voltages (Outp, Outn), are pre-charged to VDD, then started to discharge with different discharging rates depending on the input voltage (INN/INP) given to the comparator. Now consider this case where VINP > VINN, then the Outp discharges faster than Outn, hence when Outp (discharged by transistor M2 drain current), falls down to VDD–|Vthp| before Outn (discharged by transistor M1 drain current), the corresponding PMOS transistor (M5) will turn on in the latch regeneration caused by back-to-back inverters and M4, M6). Thus Outn goes to VDD and Outp discharges to ground. If VINP < VINN, the circuits operate inversely.

#### B. Conventional Double Tail Comparator:

Double tail comparator is used in low power applications. In this method, increase the voltage difference between the output nodes in order to increase the latch regeneration speed. For this purpose, two control transistors has been added to the first stage in parallel to M3 and M4 transistors in a cross- coupled manner. Double tail comparator has two operation modes, the reset phase and another one is decision making phase. The double tail enables both a large current in the latching stage and in Mtail2, for fast latching independent of the input common-mode voltage (Vcm), and a small current in the input stage (small Mtail1), for low offset . During reset phase (CLK = 0, Mtail1, and Mtail2 are off), transistors M3-M4 pre-charge fn and fp nodes to VDD, which makes transistors MR1 and MR2 to discharge the output(outn,outp) nodes to ground.





(An ISO 3297: 2007 Certified Organization) Vol. 2, Issue 11, November 2014

Fig.2 Conventional Double Tail Comparator

### C. Double tail dynamic comparator:

In this type of comparator without complicating the design and by adding few transistors, the positive feedback during the regeneration is strengthened, which results in reduced delay time. During reset phase (CLK=0 Mtail1 and Mtail2 are off avoiding static power),M3 and M4 pulls both fn and fp nodes to VDD hence Mc1 and Mc2 are in cut off .Intermediate stage transistor MR1 and MR2reset both latch outputs to ground. During decision making phase (CLK=VDD Mtail1, and Mtail2 are on), transistors M3 and M4 turn off. Furthermore, at the beginning of this phase, the control transistors are still off (since fn and fp are about VDD). Thus, fn and fp start to drop with different rates according to the input voltages. Suppose VINP >VINN, thus fn drops faster than fp, (since M2 provides more current than M1). As long as fn continues falling, the corresponding PMOS control transistor (Mc1 in this case) starts to turn on, pulling fp node back to the VDD; so another control transistor (Mc2) remains off, allowing fn to be discharged completely. One of the points which should be considered in this circuit, when one of the control transistors (e.g.,Mc1) turns on, a current from VDD is drawn to the ground via input and tail transistor (e.g., Mc1, M1, andMtail1) resulting in static power consumption. To overcome this problem, two NMOS switches are used below the input transistor.



Fig.3 Double tail dynamic comparator



(An ISO 3297: 2007 Certified Organization)

#### Vol. 2, Issue 11, November 2014



Fig.4 Simulated output for double tail comparator

Thus the average power consumption of the double tail dynamic comparator is  $12\mu$ W and the delay is 7.4ns. Compared with the conventional double tail dynamic comparator it has less power and delay.

### **IV. PROPOSED DESIGN**

The Differential Cascode Voltage Switch (DCVS) logic is the most widely used structure to design CMOS circuits due to the advantages over traditional NAND/NOR circuit techniques. Differential Cascode Voltage Switch (DCVS) logic is a CMOS circuit design technique with numerous advantages over the conventional static CMOS. It is a static logic which consumes no dynamic power. It uses latch structure to compute output quickly. It uses a latch structure for the pullup which eliminates static power consumption and provides true and complement outputs.



Fig.5 DCVS logic based comparator



(An ISO 3297: 2007 Certified Organization)

### Vol. 2, Issue 11, November 2014

Depending up on the state of differential inputs, the two nodes connecting pullup and pull down network get pull down by one of the Nmos logic tree. The regenerative action of PMOS maintain the outputs outn and outp to be static and obtains full voltage swing Vdd or ground of its outputs.

During the reset phase when CLK = 0 and Mtail is off, reset transistors (M7– M8) pull both output nodes Outn and Outp to VDD to define a start condition and to have a valid logical level during reset.

During decision-making phase (CLK = VDD, Mtail1 and Mtail2 turn on), M3-M4 turn off and voltages at nodes fn and fp start to drop with the different rate dependent differential voltage. VINP >VINN, thus fn drops faster than fp, (since M2 provides more current than M1). As long as fn continues falling, the corresponding PMOS control transistor (Mc1 in this case) starts to turn on, pulling fp node back to the VDD; so another control transistor (Mc2) remains off, allowing fn to be discharged. In this design by adding more number of switching transistors the delay time can be reduced. Based on the input voltage, output started to drop at different rates.



Fig.6 Simulation output of DCVS logic based comparator

If the input voltage given to the comparators are INN is 0.7v and INP is 0.5v, so that outn discharge faster than outp. Thus the simulated output shown in fig.6. The power consumption of this comparator is  $9.3\mu w$  is calculated by using T-SPICE tool.

| T T-Spice - [Cell0.out]                                                                  |                                                                   |               |
|------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------|
| File Edit View Simulation                                                                | Table Setup Window Help                                           | _ @ X         |
| D 📽 🖬 🚳 🗋 🚜 🖇                                                                            | B 🗟 🗠 🖂 🛃 💆                                                       |               |
| * ▶ ■                                                                                    |                                                                   |               |
| * BEGIN NON-GRAPHICAL<br>Power Results<br>Total Power from time<br>Average power consume | 0 to 5e-007<br>d -> 9.323599e-006 watts<br>05 at time 2.0525e-007 | 4.0089e-003 × |
| * END NON-GRAPHICAL D                                                                    | ата                                                               |               |
|                                                                                          |                                                                   |               |
| * Parsing                                                                                | 0.20 seconds                                                      |               |
| * Setup                                                                                  | 0.37 seconds                                                      |               |

Fig.7 Power and delay analysis output



(An ISO 3297: 2007 Certified Organization)

### Vol. 2, Issue 11, November 2014

| TYPES                       | POWER            | DELAY             |
|-----------------------------|------------------|-------------------|
| Single tail comparator      | 7.04*10-7= 7µw   | 6.61*10-8 = 66ns  |
| Conventional double tail    | 1.50*10-5 = 15µw | 7.50*10-9 = 7.5ns |
| Double tail comparator      | 1.29*10-5= 12µw  | 7.40*10-9 = 7.4ns |
| DCVS logic based comparator | 9.3µw            | 6.9*10-9=6.9ns    |

Table.1 Comparison of Power and Delay of Various Comparators

### **V. CONCLUSION**

Power and delay estimation is calculated by using post layout simulation with the help of Tanner EDA tools. In order to compare the DCVS logic based comparator with the single tail comparator, the conventional double tail comparators and double tail comparator, all circuits have been simulated in 180 nm CMOS technology, VDD = 0.8v. Thus the power consumption DCVS logic based comparator is is less than double tail comparator and delay also reduced.

#### REFERENCES

- 1. Samaneh Babayan, Mashhadi and Reza Lot fi, "Analysis and Design of a Low-Voltage Low-Power Double Tail Comparator", pp.1-10, 2013.
- S. U. Ay, "A sub-1 volt 10-bit supply boosted SAR ADC Design in standard CMOS," Int. J. Analog Integr. Circuits Signal Process., vol. 66 no. 2, pp.213–221, 2011.
- A.Mesgarani, M. N. Alam, F. Z. Nelson, and S. U. Ay, "Supply boosting technique for designing very low voltage mixed-signal circuit in standard CMOS," in Procee. IEEE Int. Midwest Symp. Circuits Syst.Dig.Techni Papers, pp. 893–896,2010.
- 4. B.J. Blalock, "Body-driving as a Low-Voltage Analog Design Technique for CMOS technology,". IEEE Southwest Symp. Mixed-Signal Design, pp 113–118,2000.
- 5. M. Maymandi-Nejad and M. Sachdev, "1-bit quantiser with rail to rail input range for sub-1V modulators," IEEE Electron, vol. 39, no.12, pp. 894–895, 2003.
- 6. Y. Okaniwa, H. Tamura, M. Kibune, D. Yamazaki, T.-S.Cheung, J.Ogawa, N. Tzartzanis, W. W. Walker, and T. Kuroda, "A 40Gb/ s CMOS Clocked comparator with bandwidth modulation technique," IEEE J. Solid-State Circuits, vol. 40, no. 8, pp. 1680–1687, 2005.
- B. Goll and H. Zimmermann, "A 0.12 μm CMOS Comparator requiring 0.5V at 600MHz and 1.5V at 6 GHz," in Proc. IEEE Int. Solid-State Circuits Conf., pp. 316–317,2007.
- B. Goll and H. Zimmermann, "A 65nm CMOS comparator with modified latch to achieve 7GHz/1.3mW at 1.2V and 700MHz/47μW at 0.6V," in Proc. IEEE Int. Solid-State Circuits Conf, pp. 328–329,2000.



(An ISO 3297: 2007 Certified Organization)

Vol. 2, Issue 11, November 2014