DEVELOPING A RETARGETABLE COMPILER FOR MIPS32K AND ARM7TDMI-S

Dr. Manoj Kumar Jain
Department of Computer Science, Mohanlal Sukhadia University, Udaipur, India
manoj@cse.iitd.ernet.in, ramnaniv@yahoo.com

Abstract: The market of embedded systems is spreading faster than that of information technology. Mostly, the segments of embedded systems are consumer markets, with very short product lifetimes and short market windows. Hence, time-to-market is an important factor. Cutting down the time to market for products that became more and more complex is possible through “re-use”. Another important characteristics of the embedded system market is the ease of incorporating late design changes, i.e. flexibility of the target technology. This led to the use of processors in embedded systems. This in turn led to the use of embedded software. Traditional compiler technologies were not adequate for applications and architectures of embedded systems; this led to the development of “retargetable compilers”. A compiler is said to be retargetable, if it can be applied to a range of different target processors, by re-using most of the code. This means that target model cannot be an implicit part, but must be specified explicitly. In this paper, we have described the development of a retargetable compiler. The developed methodology has been used to generate and validate codes for MIPS and ARM processors. The objective of this research is to develop a retargetable compiler that can generate efficient code in terms of code size, cycle count and retargetability efforts for a wide range of processors.

Keywords: ASIP; Design Space Exploration; Retargetable Compilers; Register Allocation; Instruction Scheduling;

INTRODUCTION

Modern system-level design libraries frequently consists of Intellectual Property (IP) blocks such as processor cores that span a spectrum of architectural styles, ranging from traditional DSPs and superscalar RISC, to VLIWs and hybrid ASIPs. Embedded systems facilitate easy re-design of processor-memory based systems. The designer can incorporate modifications in the behavior and operation aspect of the architecture late in the design stage. ASIP are a compromise between the non-programmable ASICs and general purpose processors (GPP).

ASIP design [1][2][3][4] allows a wide range of memory organizations and hierarchies to be explored and customized for the specific embedded application. The ASIP designer is faced with the task of rapidly exploring and evaluating different architectural and memory configurations. Furthermore, shrinking time-to-market has created an urgent need to automatically generate compiler/simulator tool-kit. There are two approaches for performance estimation using ASIP design: scheduler based approach and simulator based approach.

Scheduler Based Approach:
In scheduler based approach the problem is formulated as a resource constrained scheduling problem. The application is scheduled to generate an estimate of the cycle count.

Simulator Based Approach:
A retargetable compiler is constructed for each architecture to be evaluated. This compiler is used to generate code. This generated code is given as input to a retargetable simulator which is also designed for the same architecture under evaluation. This simulator generates the performance estimates and other statistics.

RETARGETABLE COMPILERS

Retargetable compilers are a promising approach for automatic compiler generation. A compiler is said to be ‘retargetable’ if it can be used to generate code for different processor architectures by reusing significant compiler source code. This has resulted in a paradigm shift towards a language-based design methodology using Architecture Description Language (ADL) for embedded System-on-Chip (SOC) optimization, exploration of architecture /compiler co-designs and automatic compiler/simulator generation. However, whatever approach is used, the performance depends on the back end of the compiler i.e. instruction selection, register allocation and instruction scheduling.

In this paper, we have discussed developing a retargetable compiler which can generate code for MIPS architecture. We have divided the description under the following heads: development of Lexical Analyzer (Scanner), Development of Syntax Analyzer (Parser), and Development of Back end.

Development of Lexical Analyzer:
The purpose of lexical analyser (Scanner) is to separate the input file into logical units called tokens. The input file is a C program for which we wish to generate assembly code. The tokens in a C program can be keywords, constants (Numeric –real and integer, string, character), variables, operators, punctuation marks, etc. The lexical analyzer chooses the tokens according to a prioritized list. Normally, the order in which tokens are defined in the input to the lexical analyzer indicates priority (earlier defined tokens take precedence over later defined tokens). Hence, keywords have been defined before variable names, which means that, for example, the string “if” is recognized as a keyword and not a variable name.
The longest prefix of the input that matches any token is chosen. The principle of the longest match takes precedence over the order of definition of tokens. The principle of the longest matching prefix is implemented in the program. The tokens specified in the program are in the following order:

a. Operators (Arithmetic +, -, *, /), Assignment, Relational,<, <=, >, >=, ==, !=, Increment ++, Decrement --

b. Punctuation Marks ( [, ], (, {, }, ;, , , ”, ”)

c. Integer Constants

d. Floating Point Constants

e. Keywords (int, long, float, for, if, then, else, continue, break, goto, while, do, etc)
f. Variable Names

The tokens are represented by enclosing them in angle brackets < >. For e.g.
a. Arithmetic Operators are represented as <++, <-, *, <>, </, <>

b. Increment and Decrement Operators as <INR> and <DCR> respectively.

c. Relational Operations as <EQ>, <NE>, <GT>, <GE>, <LT>, <LE>

d. Punctuation Marks as <[>, <], <, >, etc.

e. Keywords as <INT>, <FOR>, <IF>, <ELSE>, etc.

The integer constants, floating point constants and variable names are represented in slightly different manner. Variable names are represented as <ID, variable name> and integer and floating constants are written as <NUM, constant>.

**Development of Syntax Analyser (Parser):**

While lexical analysis splits the input into tokens, the purpose of syntactic analysis (parsing) is to combine these tokens into a syntactic structure called the syntax tree. As the name indicates, this is a tree structure. The leaves of this tree are the tokens found by the lexical analysis. The syntax tree typically represents different program constructs like expressions, if statement, for statement, etc.

The integer constants, floating point constants and variable names are represented in slightly different manner. Variable names are represented as <ID, variable name> and integer and floating constants are written as <NUM, constant>.

The grammar used in the proposed Compiler handles expressions and different statements like the “if” statement, “while” statement, “do” statement, “for” statement, “break”, “continue”. The productions are as below:

<table>
<thead>
<tr>
<th>Production</th>
<th>Semantic rules</th>
</tr>
</thead>
<tbody>
<tr>
<td>Stmt → loc = bool</td>
<td>Stmt.value=(loc.value</td>
</tr>
<tr>
<td>Stmt → if (bool) stmts</td>
<td>Bool.true=newlabel()</td>
</tr>
<tr>
<td>Stmt → do stmts while (bool)</td>
<td>Bool.false=stmts.next</td>
</tr>
<tr>
<td>Stmt → for (init_st ; bool ; update_st) stmts</td>
<td>Stmt.code=boolean</td>
</tr>
</tbody>
</table>

The above grammar belongs to a class of LL(1) and we have used predictive parser. Predictive parser is a top down parser constructed for LL(1) grammar. This parser scans the input from left to right producing the leftmost derivation using one input symbol of lookahead at each step to make parsing decisions. As can be seen above, the LL(1) grammar is rich enough to cover most programming constructs. Predictive parser selects a proper production for a non-terminal by looking at the current input symbol.

**Syntax-Directed Translation:**

A syntax-directed definition is a context-free grammar together with attributes and rules. Attributes are associated with grammar symbols and rules are associated with productions. We associate information with a language construct by attaching “attributes” to the grammar symbols. Rules or semantic actions are enclosed within curly brackets. The position of a semantic action in a production determines the order in which the action is executed. In our compiler, we have done translation during parsing without building an explicit tree. We first build the syntax tree and then convert it to 3-address intermediate representation. The syntax-directed translation for different programming constructs in C is given in the table 1:

**Development of Back End of the Compiler:**

The back end of the compiler is the most crucial one, it is concerned with generating machine code. The generation encompasses of instruction selection, register allocation and scheduling. We shall cover them one by one. In the proposed retracketable compiler, we intend to generate code for MIPS 32 K. We have considered the standard instruction set of both these architectures.

**Instruction Selection:**

The proposed compiler generates machine code for MIPS 32 K and ARM. The standard instruction set of the two processors in considered. The details of MIPS 32 instruction set has been refereed from [5] [6] [7].

---

Table 1. Syntax-directed translation for C constructs
Register Allocation:

We have used a variation of linear scan algorithm proposed by Poletto in [8]. Our algorithm is not based on graph colouring. Rather, given the live ranges of variables in a function, the algorithm scans all the live ranges in a single pass, allocating registers to variables in a greedy fashion. The original algorithm is used for global allocation, but we have employed the same methodology for local allocation as well, taking care of the variables which are being used across the block. The formal algorithm for the above methodology is given below:

```plaintext
Procedure last_use_info()
For every basic block do
  For every variable/constant/temporary do
    Begin
      Calculate the last use in basic block
      Calculate the last use in program
    End
  End Procedure

Procedure get_free_register()
For all the registers in the register_file do
  Begin
    If the register is holding a value which is dead, mark it as "empty"
    If the register is holding a value that will not be used in the current block
      But will be required globally, do not mark it as "empty"
  End
Return the empty register
End Procedure

Procedure register_allocator()
Call last_use_info
Initialize all registers to "empty"
For every basic block do
  begin
    For every variable/constant/temporary do
      Begin
        Reg=Get_free_register()
        If there is a free register then
          Allocate reg to the variable/constant/temporary
        else
          Find registers holding values which will not be used in the block
          If no such register is found then
            Select the one with least usage count
            Spill the value in the selected register
          End if
        End if
      End
    End at the end of the basic block : Free the registers , which are holding values which are dead
  End
End Procedure
```
Instruction Scheduling

The problem facing an instruction scheduler is to reorder machine code instructions to minimize the total number of cycles required to execute a particular instruction sequence. Unfortunately, sequential code executing on a pipelined processor inherently contains dependencies between some instructions. Any transformations performed during instruction scheduling must preserve these dependencies in order to maintain the logic of the code being scheduled. In addition, instruction schedulers often have a secondary goal of minimizing register lifetimes.

The Revised List Scheduling Algorithm:

We in our approach we have used a variation of list scheduling algorithm, in the sense we have combined register allocation along with list scheduling. First, the dpg (data precedence graph) is built, each instruction is a node and the data dependency between instructions is shown by drawing edges between them. Next, priorities are assigned to each node in the graph. The formula below shows how the priority of a node is calculated:

\[
\text{priority}(n) = \begin{cases} 
\text{latency}(n), & \text{if } n \text{ is a leaf.} \\
\max(\text{latency}(n) + \max_{(m,n) \in E}(\text{priority}(m)), \max_{(m,n) \in E}(\text{priority}(m))), & \text{otherwise}
\end{cases}
\]

PERFORMANCE ESTIMATES AND VALIDATION OF THE COMPILER

Validation of MIPS Code:

In order to validate the MIPS code, we have used MARS (MIPS Assembler and Runtime Simulator). MARS [9] is an Education- Oriented MIPS Assembly Language Simulator, developed by University of Missouri State. MARS is an Integrated Development Environment (IDE) controlled by a modern GUI. The performance of the generated code is judged on the basis of Code Size, Cycle Count and compilation time.

Comparison of Code Size of code generated by our Compiler and that of EXPRESS:

The length of the code is an important quality metric. It is important that the size of the code generated by the compiler is kept minimal. We have compared the code generated by our compiler with the one generated by GCC cross compiler and the code generated by EXPRESS. The GCC cross compiler can generate machine code for various platforms.

We have configured GCC to generate code for MIPS and ARM. We observe that our code is much smaller than the code generated by GCC cross compiler for MIPS and ARM code and it is comparable to the size of the code generated by EXPRESS for MIPS code.

Comparison of Cycle Count of code generated by our Compiler and that of EXPRESS:

The performance of the MIPS code has been tested against the code generated by standard tools. The cycle count is an important parameter to see how fast the assembly code is. We have tested the code in terms of cycle count and found that our compiler is generating better code.

Since, we had based our research on the EXPRESS compiler and we already have the cycle counts for the MIPS code of the benchmarks. The cycle count for MIPS has been calculated using SIM-A simulator, which is capable of simulating the MIPS code. The table 2 gives the comparison of results as obtained from SIMPRESS simulator and SIM-A simulator. The results are shown graphically in the Figure 1.
Table 2: Validation Results

<table>
<thead>
<tr>
<th>Benchmarks</th>
<th>Cycle Count for EXPRESS code (using SIMPRESS)</th>
<th>Cycle Count for code generated by our compiler (using Sim-A)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LL1</td>
<td>675</td>
<td>637</td>
</tr>
<tr>
<td>LL5</td>
<td>559</td>
<td>289</td>
</tr>
<tr>
<td>LL11</td>
<td>410</td>
<td>309</td>
</tr>
<tr>
<td>LL12</td>
<td>552</td>
<td>471</td>
</tr>
<tr>
<td>LL24</td>
<td>749</td>
<td>711</td>
</tr>
</tbody>
</table>

Similarly, the cycle count for ARM code has been calculated using Keil µvision4. We have simulated the C Program and calculated the cycle count and repeated the same for the ARM assembly code generated by our compiler. The cycle counts obtained from Keil are shown in Table 3: The results are shown graphically in the Figure 2.

Table 3: Keil Simulation Results

<table>
<thead>
<tr>
<th>Benchmarks</th>
<th>C Program</th>
<th>ARM Assembly Code</th>
</tr>
</thead>
<tbody>
<tr>
<td>LL1</td>
<td>411</td>
<td>400</td>
</tr>
<tr>
<td>LL5</td>
<td>343</td>
<td>338</td>
</tr>
<tr>
<td>LL11</td>
<td>240</td>
<td>238</td>
</tr>
<tr>
<td>LL12</td>
<td>273</td>
<td>258</td>
</tr>
<tr>
<td>LL24</td>
<td>411</td>
<td>400</td>
</tr>
</tbody>
</table>

We can conclude from the above results that the MIPS and ARM code generated by our compiler is better than the existing tools in terms of cycle count.

EFFICIENCY OF THE PROPOSED RETARGETABLE COMPILER

We have used compilation time as the criteria to measure performance. The compilation time basically tells us how fast or slow the compiler is. Since, we had started the research with the study of EXPRESS and EXPRESSION. We shall be comparing the compilation time results of MIPS code with those of EXPRESS. The timing from EXPRESS and our compiler are given in the Table 4. The results are graphically displayed in Figure 3.

Table 4: Compilation Time Comparison

<table>
<thead>
<tr>
<th>Benchmarks</th>
<th>EXPRESS</th>
<th>Our Compiler</th>
</tr>
</thead>
<tbody>
<tr>
<td>LL1.c</td>
<td>0.8 secs</td>
<td>0.3 secs</td>
</tr>
<tr>
<td>LL5.c</td>
<td>0.5 secs</td>
<td>0.2 secs</td>
</tr>
<tr>
<td>LL11.c</td>
<td>0.4 secs</td>
<td>0.2 secs</td>
</tr>
<tr>
<td>LL12.c</td>
<td>0.5 secs</td>
<td>0.3 secs</td>
</tr>
<tr>
<td>LL22.c</td>
<td>1.3 secs</td>
<td>0.3 secs</td>
</tr>
<tr>
<td>LL24.c</td>
<td>0.7 secs</td>
<td>0.2 secs</td>
</tr>
<tr>
<td>Compress.c</td>
<td>2.1 secs</td>
<td>1.6 secs</td>
</tr>
</tbody>
</table>

From the above results, we conclude that overall the compiler developed by us takes less compilation time and hence is better than the existing EXPRESS compiler.

CONCLUSIONS

We have developed a retargetable compiler in Visual Basic. It is capable of generating MIPS and ARM code. Our compiler is a user retargetable compiler. The retargetable efforts are intermediate. Some of the information is entered as parameters through the graphical user interface and rest is used at the time of coding. The following can be provided to the CPU: size of the register file, name of registers and details of functional units. It is observed that the code is...
good in terms of code size, cycle count and compilation times.

REFERENCES


Short Bio Data for the Authors

Dr. M.K. Jain received the M.Sc. degree from M.L. Sukhadia University, Udaipur, India, in 1989. He received M.Tech. degree in Computer Applications and PhD in Computer Science & Engineering from IIT Delhi, India in 1993 and 2004 respectively. He is Associate Professor in Computer Science at M.L. Sukhadia University Udaipur. His current research interests include application specific instruction set processor design, wireless sensor networks, semantic web and embedded systems.

Veena Ramnani is a research scholar in the Department of Computer Science at Mohanlal Sukhadia University, Udaipur, India. Her area of research is embedded systems design and retargetable compilers.