

(An ISO 3297: 2007 Certified Organization) Vol. 3, Issue 5, May 2014

# Synthesis and Designing of Reversible Adder/Subtracter Circuits

Jaspreet Kaur<sup>1</sup>, Harpreet Kaur<sup>2</sup>

Assistant professor, Dept. of ECE, CIET, Jalvehra, Fatehgarh sahib, Punjab, India<sup>1</sup>

Assistant professor, Dept. of ECE, BBSBEC, Fatehgarh Sahib, Punjab, India<sup>2</sup>

**ABSTRACT**: Reversible logic circuits have emerged as a promising technology having its applications in low power CMOS, Quantum Computing, nanotechnology, and optical computing. Power is the major constraint for any circuit Each circuit demands not only low power, but fast speed. This paper is focused on the efficient design of the full Adder/Subtractor with the help of half adder subtractor with single control line The proposed design offers the efficient Adder/Subtractor in terms of gate count, garbage outputs, constant inputs and Quantum Cost. A new reversible gate COG gate is used for designing of Full adder /Subtractor. The proposed circuits will simulate in Xilinx8.2i and by writing the Code in VHDL HDL.

**KEYWORDS:** Reversible Gates, power, Garbage output, Quantum Cost, Full adder/Subtractor.

### **I.INTRODUCTION**

Reversible logic has received great attention in the recent years due to their ability to reduce the power dissipation which is the main requirement in low power VLSI design. Quantum computers are constructed using reversible logic circuits. It has wide applications in low power CMOS and Optical information processing, DNA computing, quantum computation and nanotechnology. In 1960 R.Landauer's demonstrated that high technology circuits and systems constructed using irreversible hardware result in energy dissipation due to information loss. A computation is called reversible if its inputs can always be deduced from its outputs. It's only irreversible computations that must dissipate heat. One of the most important computational resources is energy. The energy consumption in computation turns out to be deeply linked to the reversibility of the computation. Reversible logic was first related to energy when Landauer [1] states that information loss due to function irreversibility leads to energy dissipation in 1961 who stated that there is a small amount of heat dissipation the circuit due to the loss of one bit of information and it would be equal to kTln2 where 'k' is the Boltzmann constant and T is the temperature . This principle is further supported by Bennett that zero energy dissipation can be achieved only when the circuit contains reversible gates in 1973.It was proved by Bennett [2] that the energy kTln2 would not be dissipated from the circuit if input can be extracted from the output and it would be possible if and only if reversible gates are used.

### **II.LITERATURE SURVEY**

Landauer, Rolf. [1]." Irreversibility and Heat Generation in the Computing Process". R Landauer's showed, amount of heat generation due to loss of bit is kTlog2, and this value small but not negligible. Bennett, Charles H [2]. "Logical Reversibility of Computation". Bennett showed that this heat dissipation due to information loss can be avoided if the circuit is designed using reversible logic gates. No amount of heat would be dissipated from the system as long as the system was able to return to its initial state from its final state.Peres T Toffoli, E.Fredkin [8] [7] [6] proposed reversible logic gates. In In "Efficient adder circuits based on a conservative reversible logic gate",[17] Bruce, J.W., M.A.Thornton, L. shivakuamaraiah, P.S. kokate and X. Li, used only Fredkin gates to construct full adder with gates cost equal to 4, 3 garbage outputs and 2 constant. In"Design of Fault Tolerant Full Adder/Subtractor Using Reversible logic gates. The design can work singly as a reversible Full Adder/Subtractor unit. It is a parity preserving reversible adder cell, that is, the parity of the inputs matches the parity of the outputs.In "Design and Synthesis of Fault Tolerant Full Adder/Subtractor using Reversible Logic Gates "Prashanth et al. [13] proposed the design of Full adder/subtractor



(An ISO 3297: 2007 Certified Organization)

### Vol. 3, Issue 5, May 2014

circuit using fault tolerant reversible gates. The design can work singly as an adder/subtractor. The proposed design offers less hardware complexity and is efficient in terms of gate count, delay, constant inputs and garbage outputs compared to previous Fault tolerant Full Adder/Subtractor design. In "An Ease implementation of 4-bit Arithmetic Circuit for 8 Operation by using a new reversible COG gate"[11] Shefali Mamataj, Biswajit Das, Anurima Rahaman presented new reversible gate COG

#### **III.RELATED WORK**

#### A.Reversible Logic

A gate is reversible if the gate's inputs and outputs have a one-to-one correspondence, i.e., there is a distinct output assignment for each distinct input Therefore, a reversible gate's inputs can be uniquely determined from its outputs. A ramification of this definition is that reversible logic gates must have an equal number of inputs and outputs. If logic gates are classified according to the number of inputs and outputs, a gate with m inputs and n outputs is a (m, n) or m\*n logic gate, where reversible gates must have m=n. Furthermore, a reversible gate's output vector is a permutation of the

numbers 0 to  $2^n$ -1. A gate is balanced if its output equals one for exactly one-half of its inputs. If a gate is not balanced, it is said to be unbalanced. Reversible gates are balanced. The only non trivial reversible logic gate in classical digital logic is the (1, 1) reversible gate, i.e. the inverter. This gate is very important since it does not introduce garbage outputs. A reversible gate without having constants on any of input bit realizes on all output bit only balanced functions, therefore it can realize non-balanced functions only with garbage outputs. An additional constraint of reversible logic is that the fan-out of every signal including primary inputs must be one [14]. The important parameters which play a major role in the design of an optimized reversible logic circuit are given by Kerntopf et al.[15]

- Constants: This refers to the number of inputs that are to be maintained constant at either 0 or 1 in order to synthesize the given logical function.
- Garbage's: This refers to the number of outputs which are not used in the synthesis of a given function. These • are very essential without which reversibility cannot be achieved.
- Gate count: The number of reversible gates used to realize the function. •
- Flexibility: This refers to the universality of a reversible logic gate in realising more functions.
- Quantum cost: This refers to the cost of the circuit in terms of the cost of a primitive gate. It is calculated knowing the number of primitive reversible logic gates (1\*1 or 2\*2) required to realize the circuit.
- Gate levels: This refers to the number of levels in the circuit which are required to realize the given logic functions.
- Hardware Complexity: The hardware complexity is measured by counting the number of AND operations, number of EX-OR operations and number of OR operations. Let  $\alpha$  = No. of EX-OR operation,  $\beta$  = No. of AND operations,  $\delta = No.$  of NOT operations Then the total hardware complexity T is given as sum of EX-OR, AND and NOT operations.[16]

#### B.Reversible Logic gates

A reversible logic gates are those which performs one to one mapping with the same number of inputs and outputs. In other words, if any reversible gate has 'n' no of inputs and same 'n' no. of outputs, then that reversible gate is also known as a n\*n reversible logic gate. There exist many reversible gates in the literature. Among them 2\*2 Feynman gate (FG) [5], depicted in Fig. 1, 3\*3 Peres gate (PG) [6], depicted in Fig. 2, 3\*3 Toffoli gate (TG) [7], depicted in Fig.3, 3\*3 Fredkin gate (FRG) [8], depicted in Fig.4, 3\*3 Feynman Double gate (F2G) [5], depicted in Fig.5 have been studied extensively. Because of their simplicity and low cost there are design approaches and tools that incorporate them separately or in combination with each other [9].





(An ISO 3297: 2007 Certified Organization)

### Vol. 3, Issue 5, May 2014





Fig.4 Fredkin Gate (FRG)



#### IV. A 4 \*4 MIG REVERSIBLE GATE

A 4\*4 reversible gate Modified Islam Gate(MIG) is already had proposed [10] shown in Fig 6.In this gate the input vector is given by A,B,C,D and output vector is given by P,Q,R,S.



Fig 6:MIG Gate

We can mplement half adder and half Subtractor adder by using MIG gate as shown in Fig 6a and Fig 6b respectively



Fig.6a Implementation as half adder

Fig 6b Implementation as half Subtractor

#### V. A 3\*3 COG REVERSIBLE GATE

A 3\*3 Controlled Operation Gate(COG) is already had proposed[11]. It has three inputs A,B,C and three outputs P,Q,R.The COG is shown in Fig 7



Fig 7: Controlled Operation Gate (COG)



(An ISO 3297: 2007 Certified Organization)

### Vol. 3, Issue 5, May 2014

#### VI. PROPOSED WORK

The proposed design which consists of both adder and subtractor can work with the help of single control line. The design will consists of control line Ctrl which will selects adder or subtractor according the control logic input:

- (i) If ctrl=0 circuit will act as Adder
- (ii) If ctrl=1 circuit will act as Subtractor

This design of adder/subtractor is improved from previous designs in the terms of garbage outputs and constant inputs. The work covers the design of reversible half adder/subtractor, full adder/subtractor, 4-bit Serial adder/subtractor with COG gate.

#### A. Design of the reversible Half Adder/Subtractor circuit (HA\_S)

The designing of this unit can be done with the help of MIG and COG Gate. The selection of half adder/subtractor is done by control line [12]. When control signal Ctrl is at logic 0, the circuit acts as half adder & when Ctrl goes to logic 1, the circuit performs as half subtractor. The sum & difference is represented by S/D and its carry & borrow signal is represented by C/Bin Fig.8a The two inputs which are said as constants are forced to logic 0 whereas the garbage signals are g1 to g3. From Fig. 8b, it can be seen that the reversible half adder/subtractor (FTHA\_S) circuit posses five inputs and correspondingly five outputs as per reversible rule.. The outputs of proposed circuit are:

 $S / D = A \oplus B$ 

 $C / B = \overline{ctrl}AB + ctrl\overline{AB}$ 







Fig. 8b Half Adder/Subtractor circuit with two constant inputs & three garbage outputs

#### B. Design of the reversible Full Adder/Subtractor circuit (FA\_S)

The designing of this unit can be done with the help of two MIG and COG Gate .The selection of full adder/subtractor is done by control line. When control signal ctrl is at logic 0, the circuit acts as full adder & when ctrl goes to logic 1, the circuit perform as full subtractor [13]. The sum & difference is represented by S/D and its carry & borrow signal is represented by C/B in Fig.10. The rest four inputs which are said as constants are forced to logic 0 whereas the garbage signals are g1 to g3. From Fig. 11, it can be seen that the reversible half adder/subtractor (FTHA\_S) circuit posses Six inputs and correspondingly Six outputs as per reversible rule.. The outputs of proposed circuit are:

 $S = A \bigoplus B \bigoplus C_{in}$   $D = A \bigoplus B \bigoplus B_{in}$  $C/B = Cntrl[C_{in}(\overline{B \bigoplus A}) \bigoplus A'B] + Cntrl'[C_{in}(B \bigoplus A) \bigoplus AB]$ 



(An ISO 3297: 2007 Certified Organization)

## Vol. 3, Issue 5, May 2014



Fig. 9a Circuit for reversible Full Adder/Subtractor



Fig.9bHalf Adder/Subtractor circuit with two constant inputs & four garbage outputs.

### C. Design of reversible 4 bit Serial Adder/Subtractor circuit (SA\_S)

The designing of this unit can be done with the help of four full adder/ Subtractor circuits. and shown in Fig10.The selection of parallel adder/ subtractor is done by control line. When control signal Ctrl is at logic 0, the circuit acts as serial adder & when Ctrl goes to logic 1, the circuit performs as Serial subtractor



Figure 10: Reversible 4-Bit Serial Adder/Subtractor Circuit

#### VII. RESULTS AND DISCUSSIONS

A.Simulation results for MIG and COG reversible Gates: .The entire architecture is modelled using VHDL. The coding is done on Xilinx ISE8.2i on Spartan 3E using target device: 3s500efg320-4 at speed grade of -4.Simulation can be done using ModelSim SE 6.2h simulator. The simulation result for MIG and COG is shown on Fig. 11 & Fig. 12.





Fig.11 Simulation Results of Modified Islam Gate (MIG)





(An ISO 3297: 2007 Certified Organization)

### Vol. 3, Issue 5, May 2014

*B.Simulation results for Half Adder/Subtractor*: The Simulation results for Half adder/Subtractor is shown below. When the ctrl=0 it acts as Half Adder and the simulation is shown in Fig. 13a. The coding is done on Xilinx ISE8.2i on Spartan 3E using target device: 3s500efg320-4 at speed grade of -4.Simulation can be done using ModelSim SE 6.2h simulator.

| Objects               | ↔⊔₽×            | ±              |           |                  | 1'aaa'aaa ba |              |              |              |              |
|-----------------------|-----------------|----------------|-----------|------------------|--------------|--------------|--------------|--------------|--------------|
| Simulation Objects fo | r half_add_sub1 | <i>p</i>       |           |                  |              |              |              |              |              |
| ццци                  | R 14 1          | Name           | Value     | 1,999,994 ps     | 1,999,995 ps | 1,999,996 ps | 1,999,997 ps | 1,999,998 ps | 1,999,999 ps |
|                       |                 | 🚰 🛛 🔓 a        | 1         |                  |              |              |              |              |              |
| oject Name            | Value           | 🖆 🛛 Ца ь       | 1         |                  |              |              |              |              |              |
| u a                   | 1               | 🔞 🗓 cntrl      | 0         |                  |              |              |              | c            |              |
| L b                   | 1               | a 🗓 sum diff   | 0         |                  |              |              |              |              |              |
|                       | 0               | arry borroy    | v 1       |                  |              |              |              | 2            |              |
| La carry borrow       | 1               | a la consti    | 0         |                  |              |              |              |              |              |
| the const1            | 0               | I const2       | 0         |                  |              | · · · · ·    |              |              |              |
| const2                | 0               | 1 Il anthi     | 2         |                  |              |              |              |              |              |
| garb1                 | 1               | 1 garbi        | -         |                  |              |              |              |              |              |
| garb2                 | 0               |                | 2         |                  |              |              |              | 4 <u></u>    |              |
|                       | 1               | Lig cntrl_garb | .0        |                  |              |              |              | 2            |              |
| 1 52                  | 0               | S1             | 1         |                  |              |              |              |              |              |
|                       | 1               | 21 48 52       | 0         |                  |              |              |              |              |              |
|                       |                 |                |           |                  |              |              |              |              |              |
|                       |                 |                |           |                  |              |              |              |              |              |
|                       |                 |                |           | X1: 1,999,995 ps |              |              |              |              |              |
|                       |                 | *              | F K F     | •                |              |              |              |              |              |
| ۰ ااا                 | •               | 202            | Default.v | wcfg             | ×            |              |              |              |              |

Fig. 13a Simulation result of reversible Half Adder/Subtractor when ctrl=0 (acts as Half Adder)

When the ctrl=1 it acts as Half Subtractor and the simulation is shown in Fig. 13b. The coding is done on Xilinx ISE8.2i on Spartan 3E using target device: 3s500efg320-4 at speed grade of -4.Simulation can be done using ModelSim SE 6.2h simulator



Fig. 13b Simulation result of reversible Half Adder/Subtractor when ctrl=1 (acts as Half Subtractor)

*C. Simulation results for Full Adder/Subtractor*: The Simulation results for Half adder/Subtractor is shown below. When the ctrl=0 it acts as Full Adder and the simulation is shown in Fig. 14a. The coding is done on Xilinx ISE8.2i on Spartan 3E using target device: 3s500efg320-4 at speed grade of -4.Simulation can be done using ModelSim SE 6.2h simulator



(An ISO 3297: 2007 Certified Organization)



# Vol. 3, Issue 5, May 2014

Fig. 14a Simulation result of reversible Full Adder/Subtractor when ctrl=0 (acts as Full Adder)

When the ctrl=1 it acts as Full Subtractor and the simulation is shown in Fig. 14b. The coding is done on Xilinx ISE8.2i on Spartan 3E using target device: 3s500efg320-4 at speed grade of -4.Simulation can be done using ModelSim SE 6.2h simulator



Fig. 14b Simulation result of reversible Full Adder/Subtractor when ctrl=1 (acts as Full Subtractor)

The Table I and Table II shows the comparative results of different reversible Half Adder/Subtractor, Full Adder/Subtractor. From the tables it is shown that in the present work gate count, Garbage count, quantum cost is minimized.

| Table I .Comparative study of half adder/Subtractor Table.II |             |                |       |         |              |  |  |  |
|--------------------------------------------------------------|-------------|----------------|-------|---------|--------------|--|--|--|
| Half No. of gates                                            |             | No. of Garbage |       | Quantum | Total Logic  |  |  |  |
| adder/Subtractor                                             |             | Constant I/Ps  | Count | Cost    | calculations |  |  |  |
|                                                              | 4=2FRG &    | 4              | 5     | 14      | 6α+8β+4Υ     |  |  |  |
| Paper[12]                                                    | 2F2G        |                |       |         |              |  |  |  |
| Paner[13]                                                    | 2=1 MIG &   | 2              | 3     | 12      | 5α+6β+3Υ     |  |  |  |
| (                                                            | 1FRG        |                |       |         |              |  |  |  |
| Present work                                                 | 2=1 MIG & 1 | 2              | 3     | 11      | 5α+6β+4Υ     |  |  |  |
|                                                              | COG         |                |       |         |              |  |  |  |

| Con | napartive S | Study | of F | full | adder/ | Subtarcto | r |
|-----|-------------|-------|------|------|--------|-----------|---|
|     |             |       |      |      |        | -         | _ |

| Full             | No. of gates | No. of        | Garbage | Quantum | Total Logic  |
|------------------|--------------|---------------|---------|---------|--------------|
| adder/Subtractor |              | Constant I/Ps | Count   | Cost    | calculations |
|                  | 9=4FRG &     | 9             | 11      | 30      | 18α+16β+8Υ   |
| Paper[12]        | 5F2G         |               |         |         |              |
|                  | 5=2 MIG,     | 5             | 7       | 26      | 12α+12β+7Υ   |
| Paper[13]        | 2FRG &1 F2G  |               |         |         |              |
| Present work     | 3=2 MIG & 1  | 2             | 4       | 18      | 8α+8β+5Υ     |
|                  | COG          |               |         |         |              |

Copyright to IJAREEIE



(An ISO 3297: 2007 Certified Organization)

### Vol. 3, Issue 5, May 2014

The Fig 15a and 15b shows the comparative results of different reversible Half Adder/Subtractor, Full Adder/Subtractor in the Graph form. From the graphs it is shown that in the present work gate count, Garbage count, quantum cost is minimized.





#### VIII.CONCLUSION

This paper presents an efficient design of reversible full adder/subtractor and Serial adder/subtractor. The proposed design can work as a single unit that can act as adder as well as subtractor on the requirement. We have compared these proposed design with the existing designs [12,13] in terms of reversible gates used, Garbage outputs, constant inputs, Quantum cost and Hardware Complexity The proposed work reduces hardware complexity, reduces gate count, reduces garbage bits and constant inputs. In future we are planning to design more efficient Adder/Subtractor design and other reversible circuits with less garbage bits and constant input.

#### ACKNOWLEDGEMENT

The author acknowledges to her co-author for their kind support and help during the research. This work is supported by Department of ECE, B.B.S.B.E.C, Fatehgarh Sahib, Punjab

#### REFERENCES

- [1] Landauer.R., "Irreversibility and Heat Generation in the Computing Process", IBM Journal of Research and Development, Vol. 5, pp183-191,1961.
- [2] Bennett, C.H, "Logical Reversibility of Computation", IBM J. Research and Development, pp. 525-532,1973.
- [3] Singla,P and Malik,N.K,"A Cost Effective Design of Reversible programmable logic array"International Journal Of Computer Application ,vol.41,pp15,2012.
- [4] Perkowski, M. and P. Kerntopf, "Reversible Logic. Invited tutorial" Proc. EURO-MICRO, Warsaw, Poland , Sept 2001
- [5] R. Feynman, "Quantum mechanical computers", Optical News, vol. 11, pp.11-20,1985.
- [6] A. Peres, "Reversible logic and quantum computers", Physical Review: A, vol. 32, Issue no. 6, pp. 3266-3276,1985.
- [7] T. Toffoli, "Reversible computing", In Automata, Languages and Programming, Springer-Verlag, pp. 632-644, 1980.
- [8] E. Fredkin and T. Toffoli, "Conservative logic", Intl. Journal of Theoretical Physics, pp. 219-253, 1982.
- [9] M.S. Islam et al, "Low cost quantum realization of reversible multiplier circuit," Information technology journal, Vol. 8, pp 208, 2009
- [10] Islam S. and M. Mahbubur Rahman, "Efficient Approaches for Designing Fault Tolerant Reversible Carry Look-Ahead and Carry- Skip Adders", MASAUM Journal of Basic and Applied Sciences, Vol.1, Issue No.3, pp.354-360, 2009.
- [11] Shefali Mamataj, Biswajit Das, Anurima Rahaman "An Ease implementation of 4-bit Arithmetic Circuit for 8 Operation by using a new reversible COG gate", International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering, Vol. 3, Issue 1,2014
- [12] Parminder Kaur & Balwinder Singh Dhaliwal "Design of Fault Tolerant Full Adder/Subtractor Using Reversible Gates"International Conference on Computer Communication and Informatics, Coimbatore, INDIA, Jan. 10 12, 2012.
- [13] Prashanth N G, Savitha A P, M B Anandaraju, Nuthan A C, "Design and Synthesis of Fault Tolerant Full Adder/Subtractor using Reversible Logic Gates". International Journal of Engineering Research and Applications (IJERA), Vol. 3, Issue 4, pp.137-142,2013.
- [14] Hafiz Md. Hasan Babu, Md. Rafiqu Islam, Ahsan Raja Chowdhary and Syed Mostahead Ali Chowdhary "Synthesis of full adder ckt using Reversible logic". 17th international conference on VLSI Design Mumbai, India, pp 757-760,2004.
- [15] Kerntopf, P., M.A. Perkowski and M.H.A.Khan "universality of general reversible multiple valued logic gates," IEEE proceeding of the 34th international symposium on multiple valued logic (ISMVL'04), pp: 68-73,2004.
- [16] Islam, Md. Saiful .et.al "Synthesis of fault tolerant Reversible logic" IEEE 2009.
- [17] Bruce, J.W., M.A. Thornton, L. shivakuamaraiah, P.S. kokate and X. Li, "Efficient adder circuits based on a conservative reversible logic gate", IEEE computer society Annual symposium on VLSI, Pittsburgh, Pennsylvania, pp: 83-88,2010.