

An ISO 3297: 2007 Certified Organization

Vol. 3, Special Issue 1, February 2014

National Conference on Innovation & Challenges in Electrical & Electronics Engineering (NCICEEE'14)

Organized by

Department of EEE, Sri Sairam Engineering College, West Tambaram, Chennai - 600 044, India on 18th February 2014

# Performance Analysis of 3SSC and Multi VMC Based High Voltage Gain Dc-Dc Converter

B.Arun kumar<sup>1</sup>, T.Sudar oli selvi<sup>2</sup>

PG scholar, Sri Venkateswara College of Engineering, Tamilnadu, India<sup>1</sup>

Assistant Professor, Dept. of EEE, Sri Venkateswara College of Engineering, Tamilnadu, India<sup>2</sup>

Abstract-The step up high voltage gain dc- dc converter with three state switching cell and five voltage multiplier cells provides continuous input current with reduced ripples and high voltage. The voltage increases by cascading several voltage multiplier cells constituted by diodes and capacitors that operate on the resonance principle. The voltage stress across the elements is reduced due to clamping performed by the output capacitor. Interleaving allows the operation of the multiplier stages with reduction of the current stress through the devices and the size of an input inductors and capacitors is also drastically reduced. It is suitable in cases where dc voltage step-up is demanded, such as electrical fork-lift, audio amplifiers and many other applications.

Key Terms—Boost converters, dc–dc converters, high voltage gain, voltage multiplier cells (VMCs).

## I. INTRODUCTION

A DC-to-DC converter is a device that accepts a DC input voltage and produces a DC output voltage. Typically the output produced is at a different voltage level than the input. In addition, DC-to-DC converters are used to provide noise isolation, power bus regulation, etc. Boost converter is used when a higher output voltage than input is required.



Fig.1. Boost Converter Circuit

While the transistor is ON  $V_{IN} = V_{in}$ , and the OFF state the inductor current flows through the diode giving  $V_X = V_0$ . For this analysis it is assumed that th e inductor current always remainsfl owing (Continuous conduction). The average v oltage across the inductor must be zero for the average current to remain in steady state

 $V_{inton+} (V_{in}-V_o) t_{off}=0$  (1)

this can be rearranged as

 $V_0/V_{in} = T/t_{off} = 1/(1-D)$  (2)

And for a loss less circuit the power balance ensures

 $IO/I_{in} = (1-D)$  (3)

Since the duty ratio "D" is between 0 and 1 the output voltage must always be higher than the input voltage in magnitude. The negative sign indicates a reversal of sense of the output voltage.



An ISO 3297: 2007 Certified Organization

Vol. 3, Special Issue 1, February 2014

National Conference on Innovation & Challenges in Electrical & Electronics Engineering (NCICEEE'14)

Organized by

#### Department of EEE, Sri Sairam Engineering College, West Tambaram, Chennai - 600 044, India on 18th February 2014

# II. DC-DC CONVERTER WITH VMC

The proposed dc-dc converter has 3ssc and 5 VMC cascaded to produce the high voltage gain. The topology used in the proposed method is that the two boost converters are coupled. So that the current is equally shared between two switches and the voltage doubler characteristics is also achieved. And also interleaving effectively reduces the input output current ripples. Hence the size of the energy storage inductor is reduced.

#### III. PROPOSED TOPOLOGIES

The main circuit diagram of proposed dc-dc converter with 3 state switching cells and five voltage multiplier cells is shows in fig.2.



Fig.2.Circuit of Proposed Converter

In this circuit diagram the switches S1 and S2 are MOSFETs. These Metal oxide semiconductor field effect transistors with reduced on resistance can be used to minimize conduction loss. This proposed topology for voltage step-up applications based on the use of multiplier cells constituted by diodes and capacitors. The converter is able to operate in overlapping mode (when a duty cycle D is higher than 0.5) and non-overlapping mode (duty cycle is lower than 0.5).

OPERATING PRINCIPLE

Mode 1

Switches S1 and S2 are turned ON, while all Diodes are reverse biased. Energy is stored in



Fig.3.Mode1

Inductor L and there is no energy transfer to the load. The output capacitor provides energy to the load.

Mode 2



#### Fig.4.Mode 2

Switch S1 is turned OFF, while S2 is still turned ON and diodeD9 is forward biased. There is no energy transfer to the load as well. Inductor L stores energy,



An ISO 3297: 2007 Certified Organization

Vol. 3, Special Issue 1, February 2014

National Conference on Innovation & Challenges in Electrical & Electronics Engineering (NCICEEE'14)

Organized by

#### Department of EEE, Sri Sairam Engineering College, West Tambaram, Chennai - 600 044, India on 18th February 2014

capacitors C1, C3, C5 and C7 are discharged, and capacitors C2, C4, C6, C8 and C10 are charged. Mode 3 stores energy, capacitors C1 and C3 are discharged, and capacitors C2, C4, C6, C8, and C10 are charged.

Switch S1 is turned OFF, while S2 is still turned ON and diode D7 is forward biased, while all



the remaining ones are reverse biased. Energy is transferred to the output stage through D12. Inductor L stores energy, capacitors C1, C3 and C5 are discharged, and capacitors C2, C4, C6, C8 and C10 are charged.

Mode 4



| Fig. | 6.Mode | <u>9</u> 4 |
|------|--------|------------|
|------|--------|------------|

Switch S1 is turned OFF, while S2 is still turned ON and diodeD5 is forward biased, while all the remaining ones are reverse biased. Energy is transferred to the output stage through *D12*. Inductor L Mode 5

Mode 6

Switch S1 is turned OFF, while S2 is still turned ON and diodeD3 is forward biased while all the remaining ones are reverse biased. Energy is transferred to the output stage through D12. Inductor L stores energy, capacitor C1 is discharged, and capacitors C<sub>2</sub>, C4, and C6, C8, C10 are charged







Switch S2 remains turned ON, diode D3 is reverse biased, and diode D1 is forward biased while all the remaining ones are reverse biased. Energy is transferred to the load through D11. The inductor is discharged, and so are capacitors C1, C3, and C5



An ISO 3297: 2007 Certified Organization

Vol. 3, Special Issue 1, February 2014

National Conference on Innovation & Challenges in Electrical & Electronics Engineering (NCICEEE'14)

Organized by

Department of EEE, Sri Sairam Engineering College, West Tambaram, Chennai - 600 044, India on 18th February 2014

, C7, C9 while C2 is charged.

 $\mathbf{H}_{\mathbf{Fig.9}}$ 

# Fig.10.Mode 8

Switches S1 turned ON, DiodeD8 is forward biased, while all the remaining ones are re verse biased. Energy is transferred to the output stage through D12. The inductor stores energy and capacitors C1, C3, C5, and C7 are charged. Capacitors C2 are discharged, and so are C4, C6, C8, and C10.

## Mode 9

Switches S1turned ON, Diode D6 is forward biased, while all the remaining ones are reverse

Mode 7

Switch S2 is turned OFF and switch S1 is still turned ON. Diode D10 is forward biased while all the remaining ones are reverse biased. The inductor is charged by the input source, although capacitors C2, C4, C6, and C8 are discharged and the capacitors C1, C3, C5, C7, and C9 are charged.



Fig.11.Mode 9

Biased. Energy is transferred to the output stage through D12. The inductor stores energy, and capacitors C1and C3, C5, are charged. Capacitors C2 are discharged, and so are C4 and C6, C8, C10.

Mode 10



Switches S1turned ON, Diode D4 is forward biased, while all the remaini

## Copyright to IJAREEIE



An ISO 3297: 2007 Certified Organization

Vol. 3, Special Issue 1, February 2014

National Conference on Innovation & Challenges in Electrical & Electronics Engineering (NCICEEE'14)

Organized by

#### Department of EEE, Sri Sairam Engineering College, West Tambaram, Chennai - 600 044, India on 18th February 2014

ng ones are reverse biased. Energy is transferred to the output stage through D12. The inductor stores energy and capacitors Cland C3 are charged. Capacitor C2 is discharged, and so are C4 and C6, C8, C10.



Fig.13.Mode 11

Energy is transferred to the output stage through D12. The inductor stores energy and capacitors C1 is charged. Capacitors C2 are discharged, and so are C4 and C6, C8, C10.

## IV. DESIGN CALCULATION

Input voltage V<sub>in</sub>=54V Switching frequency  $F_s=25$ KHz Multiplier cell =5 The maximum duty cycle is obtained using equation  $D = (V_0 - V_i)^* [(mc + 1)/V_0]$ (5) D = 0.43The ripple current is given by the equation  $\beta = (1-D)*[(2D-1)/(mc+1)]$ (6)β=0.0716 The inductance value is calculated using equation  $L = V_0 * \beta / (2 * f_s)$ (7) L=70µH Where D = duty ratioV = initial voltage The capacitance value is calculated using equation  $C_n = (1-D) * V_{IN*}T_{on}$ For *n* = 1, 2, 3, 4, 5

#### Mode 11

Switches S1turned ON, Diode D2 is forward biased, while all the remaini ng ones are reverse biased.

$$\begin{array}{l} C_{1} = C_{2} = 4. \\ 4e^{-6}F \\ C_{3} = C_{4} = 3. \\ 2 \ e^{-6}F \\ C_{5} = C_{6} = 2. \\ 2 \ e^{-6}F \\ C_{7} = C_{8} = 4. \\ 5 \ e^{-6}F \\ C_{9} = C_{10} = 5 \\ e^{-6}F \\ \end{array}$$
The resistor value is calculated using the equation 
$$2f_{c} = \\ R/2^{*}3.14^{*}L \\ R \end{array}$$

=570ohms

## V. SIMULATION RESULTS

The voltage increases by cascading several voltage multiplier cells constituted by diodes and capacitors. The voltage stress across the elements is reduced due to clamping performed by the output capacitor. The topology used in this method is that the two boost converters are coupled so that the current is equally shared between the switches and the voltage doubler characteristics is also achieved. The proposed structure with five multiplier cells has been designed and implemented with MATLAB-SIMULINK software. The input voltage of 54V is given and output voltage of 540V is obtained which is approximately ten times the input voltage



An ISO 3297: 2007 Certified Organization

Vol. 3, Special Issue 1, February 2014

National Conference on Innovation & Challenges in Electrical & Electronics Engineering (NCICEEE'14)

Organized by

Department of EEE, Sri Sairam Engineering College, West Tambaram, Chennai - 600 044, India on 18th February 2014



Fig.14.Output Voltage



Fig.15.Output Current

#### REFERENCES

[1] S.V.Araujo, R.P.Torrico-Bascope, G.V. Torrico-Bascope, and L. Menezes, "Step-up converter with high voltage gain employing three state switching cell and voltage multiplier," in Proc. *Power Electron. Spec.* 2008, pp. 2271–2277.

[2] R.A. Da Camara, C.M.T. Cruz, and R.P.

- Torrico-Bascope, "Boost based on three- state switching cell for UPS applications," in *Proc. Brazilian Power Electron.* 2009, pp. 313–318.
- [3] K.C. Tseng and T.J. Liang, "Novel high- efficiency step-up converter," *IEE Proc. Electr. Power Appl.*, vol. 151, no. 2, pp. 182–190, Mar. 2004.

# VI. CONCLUSION

This project has proposed non isolated high voltage gain DC-DC converters. A novel high step up boost converter with voltage multiplier cell is presented. The voltage multiplier cell allows voltage to step up ten times its input while maintaining a moderate duty ratio. It is also expected that converters based on the 3SSC and 5VMC may be competitive solutions for high current and high voltage step up applications. Furthermore, only part of the energy from the input source flows through the active switches, while the remaining part is directly transferred to the load without being processed by these switches, i.e., this energy is delivered to the load through passive components, such as the diodes and the transformer windings The topology is adequate for several applications such as photovoltaic systems, fuel cell systems, UPS and Renewable energy.

<sup>[4]</sup> M. Prudente, L. L. Pfitscher, G.Emmendoerfer, E.
F. Romaneli, and R. Gules, "Voltage multiplier cells applied to non-isolated converters," IEEE *Trans. Power Electron.* vol. 23, no. 2, pp. 871–

<sup>887,</sup> Mar. 2008.

<sup>[5]</sup> Y.R. Novaes, A. Rufer, and I. Barbi, "A new quadratic, three-level, dc/dc converter suitable for fuel cell applications," in Proc. Power Convers.Conf., Nagoya, Japan, 2007, pp. 601–607.

<sup>[6]</sup> K.C.Tseng and T. J.Liang, "Novel high- efficiency step-up converter," IEEE Proc. – Electr. Power Appl., vol. 151, no. 2, pp.182–190, Mar. 2004