

International Journal of Innovative Research in Science, Engineering and Technology

Volume 3, Special Issue 3, March 2014

2014 International Conference on Innovations in Engineering and Technology (ICIET'14) On 21<sup>st</sup> & 22<sup>nd</sup> March Organized by

K.L.N. College of Engineering, Madurai, Tamil Nadu, India

# Electrical Parameter Extraction Of High-K/Metal Gate N-Channel UTBB FDSOI MOSFET

Rahul Sharma<sup>#1</sup>, S.Baishya<sup>\*2</sup>, B. Prashanth Kumar<sup>#3</sup>

Department of Electronics and Communication, National Institute of Technology Silchar, Assam, India.

Abstract-This Paper proposed a novel approach for obtaining and interpreting the better performance of NMOS with Ultra thin Body and BOX (UTBB) Fully Depleted Silicon on Insulator (FDSOI) technology. As the performance of FDSOI logic has already been reported, this paper highlights the extraction of electrical parameters by altering the dimensions and doping concentration of the device as per latest International Technology Roadmap for Semiconductors (ITRS) to obtain better results. Various technology options such as buried oxide thickness (BOX), Channel length and doping concentration were investigated in order to achieve a technology platform that offers controlling short channel effect to reduce the off-state leakage currents and to increase the onstate currents. The breakthrough technology brings a significant improvement in terms of performance and power management for VLSI Design.

*Keywords*—UTBB FDSOI, BOX, Subthreshold Swing, Threshold Voltage

## I. INTRODUCTION

Main challenges before us are scalability and variability. On continuous decreasing the channel length, short channel effects come into picture. Researcher tried strain engineering to boost mobility and explored channel doping. At high doping, although leakage reduces but variability increases. Everywhere there comes a point where these techniques become useless in order to scale down the device. In the continuation of technology  $SiO_2$  as gate dielectric is replaced by high-k dielectric and poly-silicon as a gate material is replaced by metal gate [1].

After so many intellectual changing in the materials we end up with the solution to change in geometrical structure of transistor. UTBB FDSOI technology is a successful example of it. We have exhaustively presented its NMOS and analyzed on the basis of simulation. UTBB FDSOI with high-k/metal gate is a promising technology. The high-k dielectric reduces the gate leakage currents and good channel control allows reducing the drain leakage currents [2]. In conventional

## M.R. Thansekhar and N. Balaji (Eds.): ICIET'14

BULK technology  $V_T$  is depends on channel doping while in UTBB FDSOI technology  $V_T$  is adjusted by gate material and in this channel is kept un-doped. This  $V_T$ adjustment is done by either complex gate material or changing the doping of substrate with thin BOX.

## II. SIMULATION CONDITION

The electrical characteristics of NMOS have been extracted from technology computer-aided design (TCAD) simulations based on an improved low-field mobility model including surface roughness and remote Coulomb scattering effects calibrated on experimental data [3].

The device presented in **fig. 1**, has 28nm gate length while Equivalent Oxide Thickness (EOT) is 2nm. They are composed of a High-K Metal-Gate stack (Cu) on a 7nm ( $t_{si}$ ) thin SOI film with a 10nm ( $t_{BOX}$ ) thin oxide (BOX). In general Source/Drain (S/D) doping is kept  $1x10^{15}$  cm<sup>-3</sup> while substrate doping level is  $2x10^{18}$  cm<sup>-3</sup>. HfO<sub>2</sub> is used for spacer and EOT [4][5].



Fig. 1. Schematic of the FDSOI NMOS structure used in this work.

In conventional BULK technology, lateral Electric field coming from drain side effect the channel control which leads to overall degradation of device performance i.e. Sub-threshold slope (SS), Drain Induced Barrier Lowering (DIBL) and threshold voltage  $(V_T)$ . On the other hand UTBB FDSOI technology improves the channel electrostatic control. Therefore device

performance improves. Thickness of BOX and source/drain doping also plays an important role for performance of device. It is shown in fig. 2 and 3(a), respectively. Effect of power supply is also important to study. Therefore effect of supply voltage on drain current-gate voltage curve is also shown in fig. 3(b).



Fig. 2. Drain Current versus Gate Voltage for NMOS on various BOX thickness at  $1 \times 10^{15}$  cm<sup>-3</sup> source/drain doping.



Fig. 3. Drain Current versus Gate Voltage for NMOS (a) at various doping level of source/drain and  $V_{dd}$ =0.5V (b) at various supply voltage ( $V_{dd}$ ) and S/D=1x10<sup>18</sup> cm<sup>-3</sup>.

## III. DEVICE PERFORMANCE

As illustrated in Fig. 1, UTBB FDSOI has an undoped silicon film of thickness  $T_{\rm si} \sim 1/4~L_G$ . It also has thin BOX (10nm<  $T_{\rm BOX}{<}30{\rm nm}$ ), covering a highly doped substrate [6]. For better understanding of concept regarding  $V_T$  and SS, we have shown curves at BOX ranging from 10nm to 70nm in Fig. 4(a), and Fig. 6(a). This device architecture helps in SCE and DIBL by reducing the source/Drain capacitance coupling to the channel.

TABLE IELECTRICAL CHARACTERISTICS OF UTBB FDSOI NMOS AT $L_G = 28 \text{ nm}$ , BOX=10nm AND  $V_{DD}=0.5 \text{ V}$ 

| L <sub>G</sub> =28 nm, BOX | K=10nm AND VI         | <sub>DD</sub> =0.5 V    |       | 271.5 \ <u>§</u> 80 \ |                                                                                                     |
|----------------------------|-----------------------|-------------------------|-------|-----------------------|-----------------------------------------------------------------------------------------------------|
| S/D                        | $I_{on}(A/\mu m)$     | $I_{off}$ (A/ $\mu m$ ) | $V_T$ | SS                    |                                                                                                     |
| Doping                     |                       |                         | (mV)  | (mV/dec)              |                                                                                                     |
| 1E+15                      | 3.20x10 <sup>-7</sup> | 2.61 x10 <sup>-13</sup> | 418   | 72.26                 |                                                                                                     |
| 1E+16                      | 2.96x10 <sup>-6</sup> | 5.57 x10 <sup>-13</sup> | 425   | 67.80                 | 10 20 30 40 30 60 70 0 2 4 6 10<br>BOX depth (mm) Source/Drain doping (atom/cm3) x 10 <sup>16</sup> |
| 1E+17                      | 2.66x10 <sup>-5</sup> | 6.53 x10 <sup>-14</sup> | 418   | 83.03                 | Fig. 6. SS versus (a)Box depth and (b)S/D doping at $V_{DD}=0.5V$                                   |
| 1E+18                      | $2.15 \times 10^{-4}$ | 8.10 x10 <sup>-14</sup> | 412   | 67.14                 | MOS, versus BOX depth. It is clear by increasing the BOX                                            |
|                            |                       |                         |       |                       |                                                                                                     |

(a)

72

| 1E+19 | 1.47x10 <sup>-3</sup> | $2.02 \text{ x} 10^{-13}$ | 325 | 69.01 |
|-------|-----------------------|---------------------------|-----|-------|
|       |                       |                           |     |       |

## A. Threshold Voltage Charateristics

Fig. 4(a), describes the threshold voltage (extracted at specified current  $10^{-7}/L_G$  (µm) and  $V_{DS=}0.5V$ ) versus the BOX depth. It is seen clearly as the depth (or thickness) of BOX is increasing the threshold voltage is decreasing but in nonlinear fashion. Fig. 4(b), expresses the threshold voltage versus Source/Drain (S/D) doping concentration level for the device configuration defines in Table I. As S/D doping increasing, threshold voltage also decreases with it linearly.



Fig. 4. Threshold Voltage versus (a) BOX depth at  $V_{DD}$ =0.5V and S/D doping= 1x10<sup>15</sup> cm<sup>-3</sup> (b) S/D doping at  $V_{DD}$ =0.5V and BOX=10nm.

Fig. 5, shows the electrostatic potential of the NMOS depicted on fig. 1. If Back Plane and well are added between BOX and substrate to perform multi  $V_T$  function then also electrostatic potential will remain same. Here, 1D cut have been extracted from the Si-film to the substrate near the drain side [7].



Fig. 5. Electrostatic Potential for UTBB FDSOI NMOS at  $L_{\rm G}{=}28$  nm, BOX=10nm AND  $V_{\rm DD}{=}0.5$  V



/dec)

(b)



M.R. Thansekhar and N. Balaji (Eds.): ICIET'14

thickness, SS will reduce almost linearly. Fig. 6(b), describes SS variation with respect to change in S/D doping according to Table I. This property is quite random in nature.

#### C. Channel length

It is obvious from the Fig. 7(a), there will be increment in threshold voltage by increasing channel length. It is because as we keep on scale down the device, the value of drain current will decrease, which can be viewed as due to a decrease in the effective threshold voltage. In short channel, the charge in the channel region is influenced by field lines emanating from all nearby structures [8].

Fig. 7(b), shows that sub-threshold slope will also decrease as on increasing of channel length. SS value reduces almost in a linear manner.



Threshold Voltage versus channel length (b) Sub-threshold Slope versus channel length. At  $V_{DD}$ =0.5V, S/D doping= $1x10^{15}$  cm<sup>-3</sup> and BOX=10nm.

#### IV. CONCLUSION

In this paper, exhaustive analysis of UTBB FDSOI architecture has been presented. The effect on SS and threshold voltage has been studied for various design and technology options, such as BOX thickness, source/drain doping, drain voltage and channel length. We can conclude by saying UTBB FDSOI technology is particularly suited for LP SOC products for mobile multimedia applications and being beyond reach of any conventional technology. We have demonstrated its scalability. At the same time, UTBB remains planer and requires fewer process steps than any bulk technology.

#### ACKNOWLEDGMENT

The authors would like to thank TCAD LAB authorities of National Institute of Technology Silchar, where all the simulations are performed.

#### REFERENCES

- T. Skotnick, F. Arnauld, and O. Faynot, "UTBB SOI: a wolf in sheep's clothing," Future Fab International, vol. 42, pp. 72–79, 2012.
- [2] C.Fenouillet-Berangeretal, "Fullydepleted SOI technology using high-k and single-metal gate for 32 nm node LSTP applications featuring 0.179 μm<sup>2</sup> 6T-SRAM bitcell," Tech. Dig. IEDM, pp. 267-270, 2007.
- [3] M.-A. Jaud, P. Scheiblin, S. Martinie, M. Casse, O. Rozeau, J. Dura, J. Mazurier, A. Toffoli, O. Thomas, F. Andrieu, and O. Weber, "TCAD simulation vs. experimental results in FDSOI technology: From advanced mobility modeling to 6T-SRAM cell characteristics prediction," inProc. SISPAD, pp. 283-210, 2010.
- [4] Philippe Flatresse et al," Ultra-wide body-bias range LDPC decoder in 28nm UTBB FDSOI technology", ISSCC, pp. 424-425,2013.
- [5] M. K. Md Arshad, J.-P. Raskin, V. Kilchytska, F. Andrieux, P. Scheiblin, O. Faynot and D. Flandre, "Extended MASTAR modeling of DIBL in UTB and UTBB SOI MOSFETs", IEEE Transactions on Electron Devices, vol. 59, no. 1, pp. 247-251, January 2012.
- [6] T. Ishigaki, R. Tsuchiya, Y. Morita, H. Yoshimoto, N. Sugii, T. Iwamatsu, H. Oda, Y. Inoue, T. Ohtou, T. Hiramoto, and S. Kimura, "Silicon on thin BOX (SOTB) CMOS for ultralow standby power with forward-biasing performance booster," in Proc. ESSDERC, pp. 198–201, 2008.
- [7] J.-P. Noel, O. Thomas, M.-A. Jaud, C. Fenouillet-Beranger, P. Rivallin, P. Scheiblin, T. Poiroux, F. Boeuf, F. Andrieu, O. Weber, O. Faynot and A. Amara, "UT2B-FDSOI Device Architecture Dedicated to Low Power Design Techniques", ESSDERC, 2010.
- [8] Y. Tsividis, "Operation and Modeling of the MOS Transistor," 2 nd -Edition, Mc-Graw-Hill, 1999.